## Data Sheet

## FEATURES

JESD204B (Subclass 1) coded serial digital outputs 1.5 W total power per channel at 1 GSPS (default settings) SFDR

79 dBFS at 340 MHz ( $\mathbf{1}$ GSPS)
86 dBFS at 340 MHz ( 500 MSPS )
SNR
63.4 dBFS at 340 MHz ( $\mathrm{A}_{\text {IN }}=\mathbf{- 1 . 0 ~ d B F S , 1 ~ G S P S ) ~}$
65.6 dBFS at 340 MHz ( $\mathrm{Aln}_{\mathrm{IN}}=-1.0 \mathrm{dBFS}$, 500 MSPS )
$E N O B=10.4$ bits at $\mathbf{1 0 ~ M H z}$
DNL $= \pm 0.16$ LSB; $\operatorname{INL}= \pm 0.35$ LSB
Noise density
$-151 \mathrm{dBFS} / \mathrm{Hz}$ ( 1 GSPS)

- $150 \mathrm{dBFS} / \mathrm{Hz}$ ( 500 MSPS )
$1.25 \mathrm{~V}, 2.5 \mathrm{~V}$, and 3.3 V dc supply operation
Low swing full scale input
1.34 V p-p nominal ( 1 GSPS)
1.63 V p-p nominal ( $\mathbf{5 0 0}$ MSPS)

No missing codes
Internal ADC voltage reference
Flexible termination impedance
$400 \Omega, 200 \Omega, 100 \Omega$, and $50 \Omega$ differential
$\mathbf{2} \mathbf{~ G H z}$ usable analog input full power bandwidth
95 dB channel isolation/crosstalk
Amplitude detect bits for efficient AGC implementation
Differential clock input
Optional decimate-by-2 DDC per channel
Differential clock input
Integer clock divide by 1,2,4, or 8
Flexible JESD204B lane configurations
Small signal dither

## APPLICATIONS

Communications
Diversity multiband, multimode digital receivers
3G/4G, TD-SCDMA, W-CDMA, GSM, LTE
Point-to-point radio systems
Digital predistortion observation path
General-purpose software radios
Ultrawideband satellite receiver
Instrumentation (spectrum analyzers, network analyzers, integrated RF test solutions)
Digital oscilloscopes
High speed data acquisition systems
DOCSIS 3.0 CMTS upstream receive paths
HFC digital reverse path receivers


## PRODUCT HIGHLIGHTS

1. Low power consumption analog core, 12-bit, 1.0 GSPS dual analog-to-digital converter (ADC) with 1.5 W per channel.
2. Wide full power bandwidth supports IF sampling of signals up to 2 GHz .
3. Buffered inputs with programmable input termination eases filter design and implementation.
4. Flexible serial port interface (SPI) controls various product features and functions to meet specific system requirements.
5. Programmable fast overrange detection.
6. $9 \mathrm{~mm} \times 9 \mathrm{~mm}$ 64-lead LFCSP.
7. Pin compatible with the AD9680 14-bit, 1 GSPS/500 MSPS dual ADC.

Rev. A

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700
©2014-2015 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

## TABLE OF CONTENTS

Features .....  1
Applications .....
Functional Block Diagram .....  1
Product Highlights .....  1
Revision History ..... 3
General Description ..... 4
Specifications .....  5
DC Specifications ..... 5
AC Specifications ..... 6
Digital Specifications .....  8
Switching Specifications .....  9
Timing Specifications ..... 9
Absolute Maximum Ratings ..... 11
Thermal Characteristics ..... 11
ESD Caution ..... 11
Pin Configuration and Function Descriptions ..... 12
Typical Performance Characteristics ..... 14
AD9234-1000 ..... 14
AD9234-500 ..... 18
Equivalent Circuits ..... 22
Theory of Operation ..... 24
ADC Architecture ..... 24
Analog Input Considerations ..... 24
Voltage Reference ..... 27
Clock Input Considerations ..... 28
Power-Down/Standby Mode ..... 29
Temperature Diode ..... 29
ADC Overrange and Fast Detect ..... 30
ADC Overrange ..... 30
Fast Threshold Detection (FD_A and FD_B) ..... 30
Signal Monitor ..... 31
Digital Downconverter (DDC) ..... 34
DDC General Description ..... 34
Half-Band Filter ..... 35
DDC Gain Stage ..... 36
DDC Complex to Real Conversion ..... 36
Digital Outputs ..... 37
Introduction to the JESD204B Interface ..... 37
JESD204B Overview ..... 37
Functional Overview ..... 38
JESD204B Link Establishment ..... 39
Physical Layer (Driver) Outputs ..... 41
Configuring the JESD204B Link ..... 43
Multichip Synchronization ..... 46
SYSREF $\pm$ Setup/Hold Window Monitor ..... 48
Test Modes ..... 50
ADC Test Modes ..... 50
JESD204B Block Test Modes ..... 51
Serial Port Interface ..... 53
Configuration Using the SPI ..... 53
Hardware Interface. ..... 53
SPI Accessible Features ..... 53
Memory Map ..... 54
Reading the Memory Map Register Table ..... 54
Memory Map Register Table ..... 55
Applications Information ..... 65
Power Supply Recommendations ..... 65
Exposed Pad Thermal Heat Slug Recommendations ..... 65
AVDD1_SR (Pin 57) and AGND (Pin 56 and Pin 60) ..... 65
Outline Dimensions ..... 66
Ordering Guide ..... 66

## REVISION HISTORY

## 3/15—Rev. 0 to Rev. A

Added AD9234-500

$\qquad$
Universal
Changes to Features Section .....  1
Changes to Table 1 .....  5
Changes to Table 2 .....  6
Changes to Table 4 .....  .9
Changes to Table 6, Thermal Characteristics Section, and Table 7 ..... 11
Added AD9234-500 Section and Figure 29 to Figure 51 ..... 18
Changes to Figure 63 and Figure 64 Captions, Analog Input
Controls and SFDR Optimization Section, and Figure 66 .....  .25
Changes to Figure 70 and Figure 71 ..... 26
Changes to Voltage Referece Section ..... 27
Changes to Figure 79 ..... 28
Changes to Figure 80 ..... 29
Changes to Figure 91 ..... 38
Changes to DDC General Description Section ..... 34
Added Example 2: Full Bandwidth Mode at 500 MSPS Section... 44
Added Test Modes Section and Table 15 to Table 19 ..... 50
Changes to Table 22 ..... 55
Changes to Power Supply Recommendations Section and Figure 106 ..... 65
Changes to Ordering Guide ..... 66

## GENERAL DESCRIPTION

The AD9234 is a dual, 12-bit, 1 GSPS/500 MSPS ADC. The device has an on-chip buffer and sample-and-hold circuit designed for low power, small size, and ease of use. This product is designed for sampling wide bandwidth analog signals. The AD9234 is optimized for wide input bandwidth, high sampling rate, excellent linearity, and low power in a small package.
The dual ADC cores feature a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth buffered inputs supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations. Each ADC data output is internally connected to an optional decimate-by- 2 block.
The AD9234 has several functions that simplify the automatic gain control (AGC) function in a communications receiver. The programmable threshold detector allows monitoring of the incoming signal power using the fast detect output bits of the ADC. If the input signal level exceeds the programmable threshold, the fast detect indicator goes high. Because this threshold indicator has low latency, the user can quickly turn
down the system gain to avoid an overrange condition at the ADC input. In addition to the fast detect outputs, the AD9234 also offers signal monitoring capability. The signal monitoring block provides additional information about the signal being digitized by the ADC.
Users can configure the Subclass 1 JESD204B-based high speed serialized output in a variety of one-, two-, or four-lane configurations, depending on the acceptable lane rate of the receiving logic device and the sampling rate of the ADC. Multiple device synchronization is supported through the SYSREF $\pm$ and SYNCINB $\pm$ input pins.

The AD9234 has flexible power-down options that allow significant power savings when desired. All of these features can be programmed using a 1.8 V to 3.3 V capable 3-wire SPI.
The AD9234 is available in a Pb -free, 64 -lead LFCSP and is specified over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ industrial temperature range. This product is protected by a U.S. patent.

## SPECIFICATIONS

DC SPECIFICATIONS
$\mathrm{AVDD} 1=1.25 \mathrm{~V}, \mathrm{AVDD} 2=2.5 \mathrm{~V}, \mathrm{AVDD} 3=3.3 \mathrm{~V}, \mathrm{AVDD} 1 \_\mathrm{SR}=1.25 \mathrm{~V}, \mathrm{DVDD}=1.25 \mathrm{~V}, \mathrm{DRVDD}=1.25 \mathrm{~V}, \mathrm{SPIVDD}=1.8 \mathrm{~V}$, specified maximum sampling rate, $\mathrm{A}_{\text {IN }}=-1.0 \mathrm{dBFS}$, clock divider $=2$, default SPI settings, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 1.

| Parameter | Temp | AD9234-500 |  |  | AD9234-1000 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| RESOLUTION | Full | 12 |  |  | 12 |  |  |  |
| ACCURACY |  |  |  |  |  |  |  |  |
| No Missing Codes | Full | Guaranteed |  |  | Guaranteed |  |  |  |
| Offset Error | Full | -0.22 | 0 | +0.20 | -0.22 | 0 | +0.20 | \% FSR |
| Offset Matching | Full |  | 0 | +0.19 |  | 0 | +0.19 | \% FSR |
| Gain Error | Full | -13.8 | -5.1 | +3.6 |  | 0 |  | \% FSR |
| Gain Matching | Full | -3.9 | +1 | +5.9 |  | 1 | +4.8 | $\begin{aligned} & \text { \% FSR } \\ & \text { LSB } \end{aligned}$ |
| Differential Nonlinearity (DNL) | Full | -0.3 |  | +0.3 | -0.3 | $\pm 0.16$ | +0.3 |  |
| Integral Nonlinearity (INL) | Full | -0.8 |  | +1.1 | -1.2 | $\pm 35$ | +1.4 | LSB |
| TEMPERATURE DRIFT |  |  |  |  |  |  |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Offset Error | $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & 25^{\circ} \mathrm{C} \end{aligned}$ | $\pm 2.6$ |  |  | $\pm 6$ |  |  |  |
| Gain Error |  | $\pm 36$ |  |  | $\pm 36$ |  |  |  |
| INTERNAL VOLTAGE REFERENCE | Full | 1.0 |  |  | 1.0 |  |  | V |
| Voltage |  |  |  |  |  |  |  |  |
| INPUT-REFERRED NOISE | $25^{\circ} \mathrm{C}$ | 0.74 |  |  | 1.02 |  |  | LSB rms |
| $\mathrm{V}_{\text {REF }}=1.0 \mathrm{~V}$ |  |  |  |  |  |  |  |  |
| ANALOG INPUTS | Full <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ |  |  |  |  |  |  | V p-p |
| Differential Input Voltage Range |  | 1.63 |  |  | 1.34 |  |  |  |
| Common-Mode Voltage ( $\mathrm{V}_{\text {cM }}$ ) |  | 2.05 |  |  | 2.05 |  |  |  |
| Differential Input Capacitance ${ }^{1}$ |  | 1.5 |  |  | 1.5 |  |  | pF |
| Analog Input Full Power Bandwidth |  | 2 |  |  | 2 |  |  | GHz |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| AVDD1 | Full | 1.22 | 1.25 | 1.28 | 1.22 | 1.25 | 1.28 | V |
| AVDD2 | Full | 2.44 | 2.50 | 2.56 | 2.44 | 2.50 | 2.56 | V |
| AVDD3 | Full | 3.2 | 3.3 | 3.4 | 3.2 | 3.3 | 3.4 | V |
| AVDD1_SR | Full | 1.22 | 1.25 | 1.28 | 1.22 | 1.25 | 1.28 | V |
| DVDD | Full | 1.22 | 1.25 | 1.28 | 1.22 | 1.25 | 1.28 | V |
| DRVDD | Full | 1.22 | 1.25 | 1.28 | 1.22 | 1.25 | 1.28 | V |
| SPIVDD | Full | 1.7 | 1.8 | 3.4 | 1.7 | 1.8 | 3.4 | V |
| $\mathrm{I}_{\text {AvDD } 1}$ | Full |  | 430 | 480 |  | 675 | 740 | mA |
| $\mathrm{I}_{\text {AvDD }}$ | Full |  | 380 | 430 |  | 525 | 590 | mA |
| IAvDD3 | Full |  | 65 | 75 |  | 75 | 91 | mA |
| IAvDDi_SR | Full |  | 15 | 18 |  | 16 | 18 | mA |
| lovod ${ }^{2}$ | Full |  | 140 | 152 |  | 230 | 236 | mA |
| $\mathrm{I}_{\text {RRVDD }}{ }^{1}$ | Full |  | 190 | 246 |  | 205 | 225 | mA |
| $\mathrm{l}_{\text {drvid }}(\mathrm{L}=2$ mode) | $25^{\circ} \mathrm{C}$ |  | 140 |  |  | $N / A^{3}$ |  | mA |
| ISPVIVD | Full |  | 5 | 6 |  | 5 | 6 | mA |


| Parameter | Temp | AD9234-500 |  |  | AD9234-1000 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| POWER CONSUMPTION |  |  |  |  |  |  |  |  |
| Total Power Dissipation (Including Output Drivers) ${ }^{2}$ | Full |  | 2.15 | 2.5 |  | 3.0 | 3.3 | W |
| Total Power Dissipation ( $\mathrm{L}=2$ Mode) | $25^{\circ} \mathrm{C}$ |  | 2.08 |  |  | N/A ${ }^{3}$ |  | W |
| Power-Down Dissipation | Full |  | 670 |  |  | 750 |  | mW |
| Standby ${ }^{4}$ | Full |  | 1.1 |  |  | 1.25 |  | W |

${ }^{1}$ All lanes running. Power dissipation on DRVDD changes with lane rate and number of lanes used.
${ }^{2}$ Default mode. No DDCs used. $L=4, M=2, F=1$.
${ }^{3} \mathrm{~N} / \mathrm{A}=$ not applicable. At the maximum sample rate, it is not applicable to use $\mathrm{L}=2$ mode on the JESD204B output interface because this exceeds the maximum lane rate of 12.5 Gbps . $\mathrm{L}=2$ mode is supported when the equation $\left(\left(\mathrm{M} \times \mathrm{N}^{\prime} \times(10 / 8) \times \mathrm{fout}^{\prime}\right) / \mathrm{L}\right)$ results in a line rate that is $\leq 12.5 \mathrm{Gbps}$. fout is the output sample rate and is denoted by $\mathrm{f}_{\mathrm{s}} / \mathrm{DCM}$, where $\mathrm{DCM}=$ decimation ratio.
${ }^{4}$ Can be controlled by the SPI.

## AC SPECIFICATIONS

$\mathrm{AVDD} 1=1.25 \mathrm{~V}, \mathrm{AVDD} 2=2.5 \mathrm{~V}, \mathrm{AVDD} 3=3.3 \mathrm{~V}, \mathrm{AVDD} 1 \_\mathrm{SR}=1.25 \mathrm{~V}, \mathrm{DVDD}=1.25 \mathrm{~V}, \mathrm{DRVDD}=1.25 \mathrm{~V}, \mathrm{SPIVDD}=1.8 \mathrm{~V}$, specified maximum sampling rate, $\mathrm{A}_{\text {IN }}=-1.0 \mathrm{dBFS}$, clock divider $=2$, default SPI settings, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 2.


| Parameter ${ }^{1}$ | Temp | AD9234-500 |  |  | AD9234-1000 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| WORST HARMONIC, SECOND ORTHIRD ${ }^{3}$ |  |  |  |  |  |  |  |  |
| $\mathrm{fin}^{\text {}}=10 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -84 |  |  | -89 |  | dBFS |
| $\mathrm{fiN}_{\mathrm{IN}}=170 \mathrm{MHz}$ | Full |  | -85 | -77 |  | -80 | -70 | dBFS |
| $\mathrm{fix}^{\text {¢ }}=340 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -85 |  |  | -79 |  | dBFS |
| $\mathrm{fix}^{\mathrm{I}}=450 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -87 |  |  | -80 |  | dBFS |
| $\mathrm{fiN}_{\mathrm{IN}}=737 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -75 |  |  | -82 |  | dBFS |
| $\mathrm{fiN}^{\text {¢ }}=985 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -75 |  |  | -79 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=1410 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -71 |  |  | -78 |  | dBFS |
| WORST OTHER, EXCLUDING SECOND OR THIRD HARMONIC ${ }^{3}$ |  |  |  |  |  |  |  |  |
| $\mathrm{fin}^{\text {}}=10 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -96 |  |  | -89 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=170 \mathrm{MHz}$ | Full | -82 | -95 |  |  | -85 | -76 | dBFS |
| $\mathrm{fiN}_{\text {I }}=340 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -94 |  |  | -83 |  | dBFS |
| $\mathrm{fiN}^{\text {( }}=450 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -93 |  |  | -82 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=737 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -88 |  |  | -81 |  | dBFS |
| $\mathrm{fiN}^{\text {¢ }}=985 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -89 |  |  | -85 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=1410 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -86 |  |  | -80 |  | dBFS |
| TWO-TONE INTERMODULATION DISTORTION (IMD), AN1 AND AIn2 = $-7 \mathrm{dBFS}$ |  |  |  |  |  |  |  |  |
| $\mathrm{fiN1}^{1}=187 \mathrm{MHz}, \mathrm{fiN2}=190 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -90 |  |  | -81 |  | dBFS |
| $\mathrm{ffin} 1=338 \mathrm{MHz}, \mathrm{f}_{\mathrm{N} 2}=341 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -86 |  |  | -78 |  | dBFS |
| CROSSTALK ${ }^{4}$ | $25^{\circ} \mathrm{C}$ |  | 95 |  |  | 95 |  | dB |
| FULL POWER BANDWIDTH ${ }^{5}$ | $25^{\circ} \mathrm{C}$ |  | 2 |  |  | 2 |  | GHz |

[^0]
## DIGITAL SPECIFICATIONS

$\mathrm{AVDD} 1=1.25 \mathrm{~V}, \mathrm{AVDD} 2=2.5 \mathrm{~V}, \mathrm{AVDD} 3=3.3 \mathrm{~V}, \mathrm{AVDD} 1 \_\mathrm{SR}=1.25 \mathrm{~V}, \mathrm{DVDD}=1.25 \mathrm{~V}, \mathrm{DRVDD}=1.25 \mathrm{~V}$, SPIVDD $=1.8 \mathrm{~V}$, specified maximum sampling rate, $\mathrm{A}_{\mathrm{IN}}=-1.0 \mathrm{dBFS}$, default SPI settings, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 3.

| Parameter | Temperature | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CLOCK INPUTS (CLK+, CLK-) <br> Logic Compliance Differential Input Voltage Input Common-Mode Voltage Input Resistance (Differential) Input Capacitance | Full <br> Full <br> Full <br> Full <br> Full | 600 | $\begin{aligned} & \text { VPECL } \\ & 1200 \\ & 0.85 \\ & 35 \end{aligned}$ | $\begin{aligned} & 1800 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \mathrm{p}-\mathrm{p} \\ & \mathrm{~V} \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \end{aligned}$ |
| SYSTEM REFERENCE INPUTS (SYSREF+, SYSREF-) <br> Logic Compliance <br> Differential Input Voltage <br> Input Common-Mode Voltage <br> Input Resistance (Differential) <br> Input Capacitance (Differential) | Full <br> Full <br> Full <br> Full <br> Full | $\begin{aligned} & 400 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & \text { VPECL } \\ & 1200 \\ & 0.85 \\ & 35 \end{aligned}$ | $\begin{aligned} & 1800 \\ & 2.0 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \text { p-p } \\ & \mathrm{V} \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \end{aligned}$ |
| LOGIC INPUTS (SDIO, SCLK, CSB, PDWN/STBY) <br> Logic Compliance <br> Logic 1 Voltage <br> Logic 0 Voltage <br> Input Resistance | Full <br> Full <br> Full <br> Full | $\begin{aligned} & 0.8 \times \text { SPIVDD } \\ & 0 \end{aligned}$ | OS $30$ | 0.5 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{k} \Omega \end{aligned}$ |
| LOGIC OUTPUT (SDIO) <br> Logic Compliance <br> Logic 1 Voltage ( $\mathrm{l}_{\text {он }}=800 \mu \mathrm{~A}$ ) <br> Logic 0 Voltage (los $=50 \mu \mathrm{~A}$ ) | Full <br> Full <br> Full | $\begin{aligned} & 0.8 \times \text { SPIVDD } \\ & 0 \\ & \hline \end{aligned}$ |  | 0.5 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| SYNC INPUTS (SYNCINB+, SYNCINB-) <br> Logic Compliance Differential Input Voltage Input Common-Mode Voltage Input Resistance (Differential) Input Capacitance | Full <br> Full <br> Full <br> Full <br> Full | $\begin{array}{ll}  & \text { LVDS } \\ 400 \\ 0.6 \end{array}$ | $\begin{aligned} & \text { CL/CM } \\ & 1200 \\ & 0.85 \\ & 35 \end{aligned}$ | $\begin{aligned} & 1800 \\ & 2.0 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \text { p-p } \\ & \mathrm{V} \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \end{aligned}$ |
| LOGIC OUTPUTS (FD_A, FD_B) <br> Logic Compliance <br> Logic 1 Voltage <br> Logic 0 Voltage <br> Input Resistance | Full <br> Full <br> Full <br> Full | $\begin{aligned} & 0.8 \times \text { SPIVDD } \\ & 0 \end{aligned}$ | OS $30$ | 0.5 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{k} \Omega \end{aligned}$ |
| DIGITAL OUTPUTS (SERDOUTx $\pm, x=0$ TO 3 ) <br> Logic Compliance <br> Differential Output Voltage <br> Output Common-Mode Voltage ( $\mathrm{V}_{\mathrm{CM}}$ ) <br> AC-Coupled <br> Short-Circuit Current (loshort) <br> Differential Return Loss (RLDifF) ${ }^{1}$ <br> Common-Mode Return Loss (RLcm) ${ }^{1}$ <br> Differential Termination Impedance | Full <br> Full <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ <br> Full | $\begin{aligned} & 360 \\ & 0 \\ & -100 \\ & 8 \\ & 6 \\ & 80 \end{aligned}$ | $100$ | $\begin{aligned} & 770 \\ & 1.8 \\ & +100 \\ & \\ & 120 \end{aligned}$ | $\begin{aligned} & m V p-p \\ & \mathrm{~V} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \Omega \end{aligned}$ |

[^1]
## SWITCHING SPECIFICATIONS

$\mathrm{AVDD} 1=1.25 \mathrm{~V}, \mathrm{AVDD} 2=2.5 \mathrm{~V}, \mathrm{AVDD} 3=3.3 \mathrm{~V}, \mathrm{AVDD} 1 \_\mathrm{SR}=1.25 \mathrm{~V}, \mathrm{DVDD}=1.25 \mathrm{~V}, \mathrm{DRVDD}=1.25 \mathrm{~V}, \mathrm{SPIVDD}=1.8 \mathrm{~V}$, specified maximum sampling rate, $\mathrm{A}_{\mathrm{IN}}=-1.0 \mathrm{dBFS}$, default SPI settings, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

Table 4.

| Parameter | Temperature | AD9234-500 |  |  | AD9234-1000 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| CLOCK |  |  |  |  |  |  |  |  |
| Clock Rate (at CLK+/CLK- Pins) | Full | 0.3 |  | 4 | 0.3 |  | 4 | GHz |
| Maximum Sample Rate ${ }^{1}$ | Full | 500 |  |  | 1000 |  |  | MSPS |
| Minimum Sample Rate ${ }^{2}$ | Full | 300 |  |  | 300 |  |  | MSPS |
| Clock Pulse Width High | Full | 1000 |  |  | 500 |  |  | ps |
| Clock Pulse Width Low | Full | 1000 |  |  | 500 |  |  | ps |
| OUTPUT PARAMETERS |  |  |  |  |  |  |  |  |
| Unit Interval (UI) ${ }^{3}$ | Full | 80 | 200 |  | 80 | 100 |  | ps |
| Rise Time ( $\mathrm{t}_{\mathrm{R}}$ ) (20\% to $80 \%$ into $100 \Omega$ Load) | $25^{\circ} \mathrm{C}$ | 24 | 32 |  | 24 | 32 |  | ps |
| Fall Time ( $\mathrm{t}_{\mathrm{F}}$ ) (20\% to $80 \%$ into $100 \Omega$ Load) | $25^{\circ} \mathrm{C}$ | 24 | 32 |  | 24 | 32 |  | ps |
| PLL Lock Time | $25^{\circ} \mathrm{C}$ |  | 2 |  |  | 2 |  | ms |
| Data Rate per Channel (NRZ) ${ }^{4}$ | $25^{\circ} \mathrm{C}$ | 3.125 | 5 | 12.5 | 3.125 | 10 | 12.5 | Gbps |
| LATENCY ${ }^{5}$ |  |  |  |  |  |  |  |  |
| Pipeline Latency | Full |  | 55 |  |  | 55 |  | Clock cycles |
| Fast Detect Latency | Full |  |  | 28 |  |  | 28 | Clock cycles |
| Wake-UpTime ${ }^{6}$ ( ${ }^{\text {W }}$ |  |  |  |  |  |  |  |  |
| Standby | $25^{\circ} \mathrm{C}$ |  | 1 |  |  | 1 |  | ms |
| Power-Down | $25^{\circ} \mathrm{C}$ |  |  | 4 |  |  | 4 | ms |
| APERTURE |  |  |  |  |  |  |  |  |
| Aperture Delay ( $\mathrm{t}_{\mathrm{A}}$ ) | Full |  | 530 |  |  | 530 |  | ps |
|  | Full |  | 55 |  |  | 55 |  | fs rms |
| Out-of-Range Recovery Time | Full |  | 1 |  |  | 1 |  | Clock Cycles |

${ }^{1}$ The maximum sample rate is the clock rate after the divider.
${ }^{2}$ The minimum sample rate operates at 300 MSPS with $L=2$ or $L=1$.
${ }^{3}$ Baud rate $=1 /$ UI. A subset of this range can be supported.
${ }^{4}$ Default $\mathrm{L}=4$. This number can be changed based on the sample rate and decimation ratio.
${ }^{5}$ No DDCs used. $L=4, M=2, F=1$.
${ }^{6}$ Wake-up time is defined as the time required to return to normal operation from power-down mode.

## TIMING SPECIFICATIONS

Table 5.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ```CLK+ to SYSREF+ TIMING REQUIREMENTS \(\mathrm{t}_{\text {SU_SR }}\) th_SR``` | See Figure 2 <br> Device clock to SYSREF+ setup time <br> Device clock to SYSREF+ hold time |  | $\begin{aligned} & 117 \\ & -96 \end{aligned}$ |  | $\begin{aligned} & \mathrm{ps} \\ & \mathrm{ps} \end{aligned}$ |
| SPITIMING REQUIREMENTS | See Figure 3 |  |  |  |  |
| $t_{\text {DS }}$ | Setup time between the data and the rising edge of SCLK | 2 |  |  | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Hold time between the data and the rising edge of SCLK | 2 |  |  | ns |
| tclk | Period of the SCLK | 40 |  |  | ns |
| ts | Setup time between CSB and SCLK | 2 |  |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Hold time between CSB and SCLK | 2 |  |  | ns |
| $\mathrm{t}_{\text {HIGH }}$ | Minimum period that SCLK must be in a logic high state | 10 |  |  | ns |
| tow | Minimum period that SCLK must be in a logic low state | 10 |  |  | ns |
| ten_sDIo | Time required for the SDIO pin to switch from an input to an output relative to the SCLK falling edge (not shown in Figure 3) | 10 |  |  | ns |
| $\mathrm{t}_{\text {DIS_SDIO }}$ | Time required for the SDIO pin to switch from an output to an input relative to the SCLK rising edge (not shown in Figure 3) | 10 |  |  | ns |

## AD9234

## Timing Diagrams



Figure 2. SYSREF $\pm$ Setup and Hold Timing


Figure 3. Serial Port Interface Timing Diagram


Figure 4. Data Output Timing (Full Bandwidth Mode; $L=4 ; M=2 ; F=1$ )

## ABSOLUTE MAXIMUM RATINGS

Table 6.

| Parameter | Rating |
| :--- | :--- |
| Electrical |  |
| AVDD1 to AGND | 1.32 V |
| AVDD1_SR to AGND | 1.32 V |
| AVDD2 to AGND | 2.75 V |
| AVDD3 to AGND | 3.63 V |
| DVDD to DGND | 1.32 V |
| DRVDD to DRGND | 1.32 V |
| SPIVDD to AGND | 3.63 V |
| AGND to DRGND | -0.3 V to +0.3 V |
| VIN $\pm x$ to AGND | 3.2 V |
| SCLK, SDIO, CSB to AGND | -0.3 V to SPIVDD +0.3 V |
| PDWN/STBY to AGND | -0.3 V to SPIVDD +0.3 V |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $-40^{\circ} \mathrm{C}$ to $+115^{\circ} \mathrm{C}$ |
| Storage Temperature Range (Ambient) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL CHARACTERISTICS

Typical $\theta_{\mathrm{JA}}, \theta_{\mathrm{JB}}$, and $\theta_{\mathrm{JC}}$ are specified vs. the number of printed circuit board (PCB) layers in different airflow velocities (in $\mathrm{m} / \mathrm{sec}$ ). Airflow increases heat dissipation effectively reducing $\theta_{\mathrm{JA}}$ and $\theta_{J \mathrm{~B}}$. In addition, metal in direct contact with the package leads and exposed pad from metal traces, through holes, ground, and power planes, reduces the $\theta_{J A}$. Thermal performance for actual applications requires careful inspection of the conditions in an application. The use of appropriate thermal management techniques is recommended to ensure that the maximum junction temperature does not exceed the limits shown in Table 6.

Table 7. Thermal Resistance Values

| PCB Type | Airflow Velocity (m/sec) | $\theta_{\text {JA }}$ | $\Psi_{\text {נв }}$ | $\boldsymbol{\theta s c}_{\text {c_top }}$ | $\theta_{\text {נc_bot }}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| JEDEC | 0.0 | $17.8^{1,2}$ | $6.3^{1,3}$ | 4.7 ${ }^{1,5}$ | $1.2^{1,5}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 2s2p | 1.0 | $15.6^{1,2}$ | 5.9 ${ }^{1,3}$ | $\mathrm{N} / \mathrm{A}^{4}$ |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Board | 2.5 | $15.0{ }^{1,2}$ | 5.7 ${ }^{1,3}$ | N/A ${ }^{4}$ |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ Per JEDEC 51-7, plus JEDEC 51-5 2s2p test board.
${ }^{2}$ Per JEDEC JESD51-2 (still air) or JEDEC JESD51-6 (moving air).
${ }^{3}$ Per JEDEC JESD51-8 (still air).
${ }^{4} \mathrm{~N} / \mathrm{A}=$ not applicable.
${ }^{5}$ Per MIL-STD 883, Method 1012.1.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



NOTES

1. THE EXPOSED THERMAL PAD ON THE BOTTOM OF THE PACKAGE PROVIDES THE GROUND REFENCE FOR AVDDx. THIS EXPOSED PAD MUST BE CONNECTED TO GROUND FOR PROPER OPERATION.

Figure 5. Pin Configuration
Table 8. Pin Function Descriptions

| Pin No. | Mnemonic | Type | Description |
| :---: | :---: | :---: | :---: |
| Power Supplies 0 | EPAD | Ground | Exposed Pad. The exposed thermal pad on the bottom of the package provides the ground reference for AVDDx. This exposed pad must be connected to ground for proper operation. |
| 1,2, 47, 48, 49, 52, 55, 61, 64 | AVDD1 | Supply | Analog Power Supply (1.25 V Nominal). |
| $\begin{aligned} & 3,8,9,10,11,39,40,41 \text {, } \\ & 46,50,51,62,63 \end{aligned}$ | AVDD2 | Supply | Analog Power Supply ( 2.5 V Nominal). |
| 4, 7, 42, 45 | AVDD3 | Supply | Analog Power Supply (3.3 V Nominal). |
| 13, 38 | SPIVDD | Supply | Digital Power Supply for SPI (1.8V to 3.3 V ). |
| 15,34 | DVDD | Supply | Digital Power Supply (1.25 V Nominal). |
| 16,33 | DGND | Ground | Ground Reference for DVDD. |
| 18, 31 | DRGND | Ground | Ground Reference for DRVDD. |
| 19,30 | DRVDD | Supply | Digital Driver Power Supply (1.25 V Nominal). |
| 56,60 | AGND ${ }^{1}$ | Ground | Ground Reference for SYSREF $\pm$. |
| 57 | AVDD1_SR ${ }^{1}$ | Supply | Analog Power Supply for SYSREF $\pm$ (1.25 V Nominal). |
| Analog |  |  |  |
| 5,6 | VIN-A, VIN+A | Input | ADC A Analog Input Complement/True. |
| 12 | V_1P0 | Input/DNC | 1.0 V Reference Voltage Input/Do Not Connect. This pin is configurable through the SPI as a no connect or an input. Do not connect this pin if using the internal reference. This pin requires a 1.0 V reference voltage input if using an external voltage reference source. |
| 43,44 | VIN+B, VIN-B | Input | ADC B Analog Input True/Complement. |
| 53,54 | CLK+, CLK- | Input | Clock Input True/Complement. |
| CMOS Outputs $17,32$ | FD_A, FD_B | Output | Fast Detect Outputs for Channel A and Channel B. |


| Pin No. | Mnemonic | Type | Description |
| :--- | :--- | :--- | :--- |
| Digital Inputs | SYNCINB-, SYNCINB+ | Input | Active Low JESD204B LVDS Sync Input Complement/True. |
| 20,21 | SYSREF+, SYSREF- | Input | Active High JESD204B LVDS System Reference Input <br> 58,59 |
| True/Complement. |  |  |  |

${ }^{1}$ To ensure proper ADC operation, connect AVDD1_SR and AGND separately from the AVDD1 and EPAD connection. For more information, refer to the Applications Information section.

## TYPICAL PERFORMANCE CHARACTERISTICS

## AD9234-1000

$\mathrm{AVDD} 1=1.25 \mathrm{~V}, \mathrm{AVDD} 1 \_\mathrm{SR}=1.25 \mathrm{~V}, \mathrm{AVDD} 2=2.5 \mathrm{~V}, \mathrm{AVDD} 3=3.3 \mathrm{~V}, \mathrm{DVDD}=1.25 \mathrm{~V}, \mathrm{DRVDD}=1.25 \mathrm{~V}, \mathrm{SPIVDD}=1.8 \mathrm{~V}, 1.34 \mathrm{~V}$ p-p full-scale differential input, $\mathrm{A}_{\text {IN }}=-1.0 \mathrm{dBFS}$, default SPI settings, clock divider $=2, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 128 \mathrm{k}$ FFT sample, unless otherwise noted.


Figure 6. Single-Tone FFT with $f_{I N}=10.3 \mathrm{MHz}$


Figure 7. Single-Tone FFT with $f_{I N}=170.3 \mathrm{MHz}$


Figure 8. Single-Tone FFT with $f_{I N}=340.3 \mathrm{MHz}$


Figure 9. Single-Tone FFT with $f_{I N}=450.3 \mathrm{MHz}$


Figure 10. Single-Tone FFT with $f_{I_{N}}=737.3 \mathrm{MHz}$


Figure 11. Single-Tone FFT with $f_{I N}=985.3 \mathrm{MHz}$


Figure 12. Single-Tone FFT with $f_{I N}=1213.3 \mathrm{MHz}$


Figure 13. Single-Tone FFT with $f_{I N}=1413.3 \mathrm{MHz}$


Figure 14. SNR/SFDR vs. Sample Rate ( $f_{s}$ ), $f_{\text {IN }}=170.3 \mathrm{MHz}$; Buffer Current $=3.0 \times$


Figure 15. SNR/SFDR vs. Input Frequency ( $f_{I N}$ ); $f_{I N}<500 \mathrm{MHz}$; Buffer Current $=3.5 \times$ (Uses Circuit Shown in Figure 63)


Figure 16. SNR/SFDR vs. Input Frequency ( $f_{i N}$ ); $450 \mathrm{MHz}<f_{I N}<1500 \mathrm{MHz}$; Buffer Current $=7.5 \times$ (Uses Circuit Shown in Figure 64)


Figure 17. SNR/SFDR vs. Input Frequency ( $f_{I_{N}}$ ); $1500 \mathrm{MHz}<f_{I_{N}}<2000 \mathrm{MHz}$; Buffer Current $=8.5 \times$ (Uses Circuit Shown in Figure 64)


Figure 18. Two-Tone FFT; $f_{I N 1}=184 \mathrm{MHz}, f_{I N 2}=187 \mathrm{MHz}$


Figure 19. Two-Tone FFT; $f_{i N 1}=338 \mathrm{MHz}, f_{\mathrm{I}^{N} 2}=341 \mathrm{MHz}$


Figure 20. Two-Tone SFDR/IMD3 vs. Input Amplitude (AIN) with $f_{I N 1}=184 \mathrm{MHz}$ and $f_{I N 2}=187 \mathrm{MHz}$


Figure 21. Two-Tone SFDR/IMD3 vs. Input Amplitude $\left(A_{I N}\right)$ with $f_{i N 1}=338 \mathrm{MHz}$ and $f_{\mathrm{IN}_{2}}=341 \mathrm{MHz}$


Figure 22. SNR/SFDR vs. Analog Input Level, $f_{I_{N}}=10.3 \mathrm{MHz}$; Buffer Current $=2.0 \times$


Figure 23. SNR/SFDR vs. Temperature, $f_{I N}=170.3 \mathrm{MHz}$


Figure 24. $\mathrm{INL}, f_{I N}=10.3 \mathrm{MHz}$


Figure 25. DNL, $f_{\mathrm{IN}}=10 \mathrm{MHz}$


Figure 26. Input-Referred Noise Histogram


Figure 27. Power Dissipation vs. Temperature


Figure 28. Power Dissipation vs. Sample Rate ( $f_{s}$ )

## AD9234-500

$\mathrm{AVDD} 1=1.25 \mathrm{~V}, \mathrm{AVDD} 1 \_\mathrm{SR}=1.25 \mathrm{~V}, \mathrm{AVDD} 2=2.5 \mathrm{~V}, \mathrm{AVDD} 3=3.3 \mathrm{~V}, \mathrm{DVDD}=1.25 \mathrm{~V}, \mathrm{DRVDD}=1.25 \mathrm{~V}, \mathrm{SPIVDD}=1.8 \mathrm{~V}, 1.63 \mathrm{~V} \mathrm{p}-\mathrm{p}$ full-scale differential input, $\mathrm{A}_{\text {IN }}=-1.0 \mathrm{dBFS}$, default SPI settings, clock divider $=2, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 128 \mathrm{k}$ FFT sample, unless otherwise noted.


Figure 29. Single-Tone FFT with $f_{I N}=10.3 \mathrm{MHz}$


Figure 30. Single-Tone FFT with $f_{I N}=170.3 \mathrm{MHz}$


Figure 31. Single-Tone FFT with $f_{I N}=340.3 \mathrm{MHz}$


Figure 32. Single-Tone FFT with $f_{I N}=450.3 \mathrm{MHz}$


Figure 33. Single-Tone FFT with $f_{I N}=737.3 \mathrm{MHz}$


Figure 34. Single-Tone FFT with $\mathrm{fis}^{\mathrm{N}}=985.3 \mathrm{MHz}$


Figure 35. Single-Tone FFT with $f_{i N}=1213.3 \mathrm{MHz}$


Figure 36. Single-Tone FFT with $f_{I N}=1413.3 \mathrm{MHz}$


Figure 37. SNR/SFDR vs. Sample Rate ( $f_{s}$ ),
$f_{\text {IN }}=170.3 \mathrm{MHz}$; Buffer Current $=3.0 \times$


Figure 38. SNR/SFDR vs. Input Frequency $\left(f_{I N}\right) ; f_{I N}<500 \mathrm{MHz}$; Buffer Current $=2.5 \times$ and $4.5 \times$ (Uses Circuit Shown in Figure 63)


Figure 39. SNR/SFDR vs. Input Frequency ( $f_{I N}$ ); $450 \mathrm{MHz}<f_{I N}<1500 \mathrm{MHz}$; Buffer Current $=6.5 \times$ and $8.5 \times$ (Uses Circuit Shown in Figure 64)


Figure 40. SNR/SFDR vs. Input Frequency $\left(f_{I N}\right) ; 1500 \mathrm{MHz}<f_{I_{N}}<2000 \mathrm{MHz}$; Buffer Current $=8.5 \times$ (Uses Circuit Shown in Figure 64)


Figure 41. Two-Tone FFT; $f_{I N 1}=184 \mathrm{MHz}, f_{I N 2}=187 \mathrm{MHz}$


Figure 42. Two-Tone FFT; $f_{i N 1}=338 \mathrm{MHz}, f_{\mathrm{I}^{\prime} 2}=341 \mathrm{MHz}$


Figure 43. Two-Tone SFDR/IMD3 vs. Input Amplitude (Ais) with $f_{I N 1}=184 \mathrm{MHz}$ and $f_{I N 2}=187 \mathrm{MHz}$


Figure 44. Two-Tone SFDR/IMD3 vs. Input Amplitude (AIN) with $f_{I N T 1}=338 \mathrm{MHz}$ and $f_{\mathrm{IN}_{2}}=341 \mathrm{MHz}$


Figure 45. SNR/SFDR vs. Analog Input Level, $f_{i N}=10.3 \mathrm{MHz}$; Buffer Current $=2.0 \times$


Figure 46. SNR/SFDR vs. Temperature, $f_{I N}=170.3 \mathrm{MHz}$


Figure 47. $I \mathrm{NL}, f_{I N}=10.3 \mathrm{MHz}$


Figure 48. DNL, $f_{I N}=10 \mathrm{MHz}$


Figure 49. Input-Referred Noise Histogram


Figure 50. Power Dissipation vs. Temperature


Figure 51. Power Dissipation vs. Sample Rate ( $f_{s}$ )

## EQUIVALENT CIRCUITS



Figure 52. Analog Inputs


Figure 53. Clock Inputs


Figure 54. SYSREF $\pm$ Inputs


Figure 55. Digital Outputs


Figure 56. SYNCINB $\pm$ Inputs


Figure 57. SCLK Input


Figure 58. CSB Input


Figure 59. SDIO Input


Figure 60.FD_A/FD_B Outputs


Figure 61. PDWN/STBY Input


Figure 62. V_1P0 Input

## THEORY OF OPERATION

The AD9234 has two analog input channels and four JESD204B output lane pairs. The ADC is designed to sample wide bandwidth analog signals of up to 2 GHz . The AD9234 is optimized for wide input bandwidth, high sampling rate, excellent linearity, and low power in a small package.
The dual ADC cores feature a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth inputs supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations.

The AD9234 has several functions that simplify the AGC function in a communications receiver. The programmable threshold detector allows monitoring of the incoming signal power using the fast detect output bits of the ADC. If the input signal level exceeds the programmable threshold, the fast detect indicator goes high. Because this threshold indicator has low latency, the user can quickly turn down the system gain to avoid an overrange condition at the ADC input.

The Subclass 1 JESD204B-based high speed serialized output data rate can be configured in one-lane ( $\mathrm{L}=1$ ), two-lane ( $\mathrm{L}=2$ ), and four-lane $(\mathrm{L}=4)$ configurations, depending on the sample rate and the decimation ratio. Multiple device synchronization is supported through the SYSREF $\pm$ and SYNCINB $\pm$ input pins.

## ADC ARCHITECTURE

The architecture of the AD9234 consists of an input buffered pipelined ADC. The input buffer is designed to provide a termination impedance to the analog input signal. This termination impedance can be changed using the SPI to meet the termination needs of the driver/amplifier. The default termination value is set to $400 \Omega$. The equivalent circuit diagram of the analog input termination is shown in Figure 52. The input buffer is optimized for high linearity, low noise, and low power.
The input buffer provides a linear high input impedance (for ease of drive) and reduces kickback from the ADC. The buffer is optimized for high linearity, low noise, and low power. The quantized outputs from each stage are combined into a final 12 -bit result in the digital correction logic. The pipelined architecture permits the first stage to operate with a new input sample; at the same time, the remaining stages operate with the preceding samples. Sampling occurs on the rising edge of the clock.

## ANALOG INPUT CONSIDERATIONS

The analog input to the AD9234 is a differential buffer. The internal common-mode voltage of the buffer is 2.05 V . The clock signal alternately switches the input circuit between sample mode and hold mode. When the input circuit is switched into sample mode, the signal source must be capable of charging the sample capacitors and settling within one-half of a clock cycle. A small resistor, in series with each input, helps reduce the peak transient current injected from the output stage of the driving source. In addition, low Q inductors or ferrite beads can be placed on each leg of the input to reduce high differential capacitance at the analog inputs and, thus, achieve the maximum bandwidth of the ADC. Such use of low Q inductors or ferrite beads is required when driving the converter front end at high IF frequencies. Either a differential capacitor or two single-ended capacitors can be placed on the inputs to provide a matching passive network. This ultimately creates a low-pass filter at the input, which limits unwanted broadband noise. For more information, refer to the AN-742 Application Note, the AN-827 Application Note, and the Analog Dialogue article "TransformerCoupled Front-End for Wideband A/D Converters" (Volume 39, April 2005). In general, the precise values depend on the application.
For best dynamic performance, the source impedances driving VIN $+x$ and VIN-x must be matched such that common-mode settling errors are symmetrical. These errors are reduced by the common-mode rejection of the ADC. An internal reference buffer creates a differential reference that defines the span of the ADC core.
Maximum SNR performance is achieved by setting the ADC to the largest span in a differential configuration. In the case of the AD9234, the available span is 1.34 V p-p differential for AD9234-1000 and 1.63 V p-p differential for AD9234-500.

## Differential Input Configurations

There are several ways to drive the AD9234, either actively or passively. However, optimum performance is achieved by driving the analog input differentially.
For applications where SNR and SFDR are key parameters, differential transformer coupling is the recommended input configuration (see Figure 63 and Figure 64) because the noise performance of most amplifiers is not adequate to achieve the true performance of the AD9234.
For low to midrange frequencies, a double balun or double transformer network (see Figure 63) is recommended for optimum performance of the AD9234. For higher frequencies in the second and third Nyquist zones, it is better to remove some of the front-end passive components to ensure wideband operation (see Figure 64).


Figure 63. Differential Transformer-Coupled Configuration for Frequencies Up to 500 MHz


Figure 64. Differential Transformer-Coupled Configuration for Frequencies > 500 MHz

## Input Common Mode

The analog inputs of the AD9234 are internally biased to the common mode as shown in Figure 65. The common-mode buffer has a limited range in that the performance suffers greatly if the common-mode voltage drops by more than 100 mV .
Therefore, in dc-coupled applications, set the common-mode voltage to $2.05 \mathrm{~V}, \pm 100 \mathrm{mV}$ to ensure proper ADC operation.

## Analog Input Controls and SFDR Optimization

The AD9234 offers flexible controls for the analog inputs, such as input termination and buffer current. All of the available controls are shown in Figure 65.


Figure 65. Analog Input Controls

Using Register 0x018, the buffer currents on each channel can be scaled to optimize the SFDR over various input frequencies and bandwidths of interest. As the input buffer currents are set, the amount of current required by the AVDD3 supply changes. This relationship is shown in Figure 66. For a complete list of buffer current settings, see Table 22.


Figure 66. AVDD3 Power (IAVDD3) vs. Buffer Current Setting

Figure 67, Figure 68, and Figure 69 show how the SFDR for AD9234-1000 can be optimized using the buffer current setting in Register 0 x 018 for different Nyquist zones. Figure 70, Figure 71, and Figure 72 show how the SFDR for AD9234-500 can be optimized using the buffer current setting in Register $0 \times 018$ for different Nyquist zones. At frequencies greater than 1 GHz , it is better to run the ADC at input amplitudes less than -1 dBFS ( -3 dBFS , for example). This greatly improves the linearity of the converted signal without sacrificing SNR performance.


Figure 67. Buffer Current Sweeps, AD9234-1000; SFDR vs. Input Frequency (IBuFF); $f_{I N}<500 \mathrm{MHz}$


Figure 68. Buffer Current Sweeps, AD9234-1000;
SFDR vs. Input Frequency (I IBFFF ); $500 \mathrm{MHz}<f_{\text {IN }}<1500 \mathrm{MHz}$


Figure 69. Buffer Current Sweeps, AD9234-1000; SFDR vs. Input Frequency (IBUFF); $1500 \mathrm{MHz}<f_{\text {IN }}<2000 \mathrm{MHz}$


Figure 70. Buffer Current Sweeps, AD9234-500; SFDR vs. Input Frequency (I ${ }_{\text {buFF }}$ ); $f_{\text {IN }}<500 \mathrm{MHz}$


Figure 71. Buffer Current Sweeps, AD9234-500; SFDR vs. Input Frequency ( $l_{\text {BuFF }}$ ); $500 \mathrm{MHz}<f_{\text {IN }}<1500 \mathrm{MHz}$


Figure 72. Buffer Current Sweeps, AD9234-500; SFDR vs. Input Frequency ( IBUFF ); $1500 \mathrm{MHz}<f_{\text {IN }}<2000 \mathrm{MHz}$

Table 9 shows the recommended buffer current and full-scale voltage settings for the different analog input frequency ranges.

Table 9. SFDR Optimization for Input Frequencies

| Input <br> Frequency | Input Buffer Current Control Setting, <br> Register $0 \times 018$ |
| :--- | :--- |
| $<400 \mathrm{MHz}$ | $2.5 \times$ or $3.0 \times$ |
| 400 MHz to 1 GHz | $4.5 \times$ or $6.5 \times$ |
| $>1 \mathrm{GHz}$ | $6.5 \times$ or higher |

## Absolute Maximum Input Swing

The absolute maximum input swing allowed at the inputs of the AD9234 is 4.3 V p-p differential. Signals operating near or at this level can cause permanent damage to the ADC.

## VOLTAGE REFERENCE

A stable and accurate 1.0 V voltage reference is built into the AD9234. This internal 1.0 V reference is used to set the fullscale input range of the ADC. For more information on adjusting the input swing, see Table 22. Figure 73 shows the block diagram of the internal 1.0 V reference controls.


Figure 73. Internal Reference Configuration and Controls
The SPI Register 0x024 enables the user to either use this internal 1.0 V reference, or to provide an external 1.0 V reference. When using an external voltage reference, provide a 1.0 V reference.

The use of an external reference may be necessary, in some applications, to enhance the gain accuracy of the ADC or improve thermal drift characteristics. Figure 74 shows the typical drift characteristics of the internal 1.0 V reference.


Figure 74. Typical V_1P0 Drift
The external reference must be a stable 1.0 V reference. The ADR130 is a good option for providing the 1.0 V reference.
Figure 75 shows how the ADR130 can be used to provide the external 1.0 V reference to the AD9234. The grayed out areas show unused blocks within the AD9234 while using the ADR130 to provide the external reference.


Figure 75. External Reference Using ADR130

## CLOCK INPUT CONSIDERATIONS

For optimum performance, drive the AD9234 sample clock inputs (CLK+ and CLK-) with a differential signal. This signal is typically ac-coupled to the CLK+ and CLK- pins via a transformer or clock drivers. These pins are biased internally and require no additional biasing.

Figure 76 shows a preferred method for clocking the AD9234. The low jitter clock source is converted from a single-ended signal to a differential signal using an RF transformer.


Figure 76. Transformer-Coupled Differential Clock
Another option is to ac couple a differential CML or LVDS signal to the sample clock input pins, as shown in Figure 77 and Figure 78.


Figure 77. Differential CML Sample Clock


Figure 78. Differential LVDS Sample Clock

## Clock Duty Cycle Considerations

Typical high speed ADCs use both clock edges to generate a variety of internal timing signals. As a result, these ADCs may be sensitive to clock duty cycle. Commonly, a $5 \%$ tolerance is required on the clock duty cycle to maintain dynamic performance characteristics. In applications where the clock duty cycle cannot be guaranteed to be $50 \%$, a higher multiple frequency clock can be supplied to the device. The AD9234 can be clocked at 2 GHz with the internal clock divider set to 2 . The output of the divider offers a $50 \%$ duty cycle, high slew rate (fast edge) clock signal to the internal ADC. See the Memory Map section for more details on using this feature.

## Input Clock Divider

The AD9234 contains an input clock divider with the ability to divide the Nyquist input clock by $1,2,4$, and 8 . The divider ratios can be selected using Register 0x10B. This is shown in Figure 79.
The maximum frequency at the CLK $\pm$ inputs is 4 GHz . This is the limit of the divider. In applications where the clock input is a multiple of the sample clock, care must be taken to program the appropriate divider ratio into the clock divider before applying the clock signal. This ensures that the current transients during device startup are controlled.


Figure 79. Clock Divider Circuit
The AD9234 clock divider can be synchronized using the external SYSREF $\pm$ input. A valid SYSREF $\pm$ causes the clock divider to reset to a programmable state. This feature is enabled by setting Bit 7 of Register 0x10D. This synchronization feature allows multiple devices to have their clock dividers aligned to guarantee simultaneous input sampling. See the Multichip Synchronization section for more information

## Input Clock Divider ½ Period Delay Adjust

The input clock divider inside the AD9234 provides phase delay in increments of $1 / 2$ the input clock cycle. Register 0x10C can be programmed to enable this delay independently for each channel. Changing this register does not affect the stability of the JESD204B link.

## Clock Fine Delay Adjust

The AD9234 sampling edge instant can be adjusted by writing to Register 0x117 and Register 0x118. Setting Bit 0 of Register 0x117 enables the feature, and Register 0x118, Bits[7:0] set the value of the delay. This value can be programmed individually for each channel. The clock delay can be adjusted from -151.7 ps to +150 ps in $\sim 1.7 \mathrm{ps}$ increments. The clock delay adjust takes effect immediately when it is enabled via SPI writes. Enabling the clock fine delay adjust in Register 0x117 causes a datapath reset. However, the contents of Register 0x118 can be changed without affecting the stability of the JESD204B link.

## Clock Jitter Considerations

High speed, high resolution ADCs are sensitive to the quality of the clock input. The degradation in SNR at a given input frequency $\left(\mathrm{f}_{\mathrm{A}}\right)$ due only to aperture jitter ( $\mathrm{t}_{\mathrm{J}}$ ) can be calculated by

$$
S N R=20 \times \log 10\left(2 \times \pi \times f_{A} \times t_{J}\right)
$$

In this equation, the rms aperture jitter represents the root mean square of all jitter sources, including the clock input, analog input signal, and ADC aperture jitter specifications. IF undersampling applications are particularly sensitive to jitter (see Figure 80).


Figure 80. Ideal SNR vs. Analog Input Frequency and Jitter
Treat the clock input as an analog signal in cases where aperture jitter may affect the dynamic range of the AD9234. Separate power supplies for clock drivers from the ADC output driver supplies to avoid modulating the clock signal with digital noise. If the clock is generated from another type of source (by gating, dividing, or other methods), retime the clock by the original clock at the last step. Refer to the AN-501 Application Note and the AN-756 Application Note for more in-depth information about jitter performance as it relates to ADCs.

## POWER-DOWN/STANDBY MODE

The AD9234 has a PDWN/STBY pin that can be used to configure the device in power-down or standby mode. The default operation is the PDWN function. The PDWN/STBY pin is a logic high pin. When in power-down mode, the JESD204B link is disrupted. The power-down option can also be set via Register 0x03F and Register 0x040.
In standby mode, the JESD204B link is not disrupted and transmits zeroes for all converter samples. This can be changed using Register 0x571, Bit 7 to select/K/ characters.

## TEMPERATURE DIODE

The AD9234 contains a diode-based temperature sensor for measuring the temperature of the die. This diode can output a voltage and serve as a coarse temperature sensor to monitor the internal die temperature.
The temperature diode voltage can be output to the FD_A pin using the SPI. Use Register 0x028, Bit 0 to enable or disable the diode. Register 0x028 is a local register. Channel A must be selected in the device index register (Register 0x008) to enable the temperature diode readout. Configure the FD_A pin to output the diode voltage by programming Register 0x040[2:0]. See Table 22 for more information.
The voltage response of the temperature diode (SPIVDD $=$ 1.8 V ) is shown in Figure 81.


Figure 81. Diode Voltage vs. Temperature

## ADC OVERRANGE AND FAST DETECT

In receiver applications, it is desirable to have a mechanism to reliably determine when the converter is about to be clipped. The standard overrange bit in the JESD204B outputs provides information on the state of the analog input that is of limited usefulness. Therefore, it is helpful to have a programmable threshold below full scale that allows time to reduce the gain before the clip actually occurs. In addition, because input signals can have significant slew rates, the latency of this function is of major concern. Highly pipelined converters can have significant latency. The AD9234 contains fast detect circuitry for individual channels to monitor the threshold and assert the FD_A and FD_B pins.

## ADC OVERRANGE

The ADC overrange indicator is asserted when an overrange is detected on the input of the ADC. The overrange indicator can be embedded within the JESD204B link as a control bit (when CSB $>0$ ). The latency of this overrange indicator matches the sample latency.

The AD9234 also records any overrange condition in any of the four virtual converters. For more information on the virtual converters, refer to Figure 87. The overrange status of each virtual converter is registered as a sticky bit in Register 0x563. The contents of Register 0x563 can be cleared using Register $0 \times 562$, by toggling the bits corresponding to the virtual converter to set and reset position.

## FAST THRESHOLD DETECTION (FD_A AND FD_B)

The FD bit (enabled via the control bits in Register 0x559 and Register $0 \times 55 \mathrm{~A}$ ) is immediately set whenever the absolute value of the input signal exceeds the programmable upper threshold level. The FD bit is only cleared when the absolute value of the input signal drops below the lower threshold level for greater than the programmable dwell time. This feature provides hysteresis and prevents the FD bit from excessively toggling.

The operation of the upper threshold and lower threshold registers, along with the dwell time registers, is shown in Figure 82.
The FD indicator is asserted if the input magnitude exceeds the value programmed in the fast detect upper threshold registers, located at Register 0x247 and Register 0x248. The selected threshold register is compared with the signal magnitude at the output of the ADC. The fast upper threshold detection has a latency of 28 clock cycles (maximum). The approximate upper threshold magnitude is defined by

> Upper Threshold Magnitude (dBFS) $=20 \log ($ Threshold Magnitude $\left./ 2^{13}\right)$

The FD indicators are not cleared until the signal drops below the lower threshold for the programmed dwell time. The lower threshold is programmed in the fast detect lower threshold registers, located at Register 0x249 and Register 0x24A. The fast detect lower threshold register is a 13 -bit register that is compared with the signal magnitude at the output of the ADC. This comparison is subject to the ADC pipeline latency, but is accurate in terms of converter resolution. The lower threshold magnitude is defined by

> Lower Threshold Magnitude (dBFS) $=20 \log ($ Threshold Magnitude $\left./ 2^{13}\right)$

For example, to set an upper threshold of -6 dBFS , write 0 xFFF to Register 0x247 and Register 0x248. To set a lower threshold of -10 dBFS , write 0xA1D to Register 0x249 and Register 0x24A.
The dwell time can be programmed from 1 to 65,535 sample clock cycles by placing the desired value in the fast detect dwell time registers, located at Register 0x24B and Register 0x24C. See the Memory Map section (Register 0x040, and Register 0x245 to Register 0x24C in Table 22) for more details.


## SIGNAL MONITOR

The signal monitor block provides additional information about the signal being digitized by the ADC. The signal monitor computes the peak magnitude of the digitized signal. This information can be used to drive an AGC loop to optimize the range of the ADC in the presence of real-world signals.
The results of the signal monitor block can be obtained either by reading back the internal values from the SPI port or by embedding the signal monitoring information into the JESD204B interface as special control bits. A global, 24-bit programmable period controls the duration of the measurement. Figure 83 shows the simplified block diagram of the signal monitor block.


Figure 83. Signal Monitor Block
The peak detector captures the largest signal within the observation period. The detector only observes the magnitude of the signal. The resolution of the peak detector is a 13-bit value and the observation period is 24 bits and represents converter output samples. The peak magnitude can be derived by using the following equation:

Peak Magnitude $(\mathrm{dBFS})=20 \log \left(\right.$ Peak Detector Value $\left./ 2^{13}\right)$
The magnitude of the input port signal is monitored over a programmable time period, which is determined by the signal monitor period register (SMPR). The peak detector function is enabled by setting Bit 1 of Register 0x270 in the signal monitor control register. The 24 -bit SMPR must be programmed before activating this mode.

After enabling this mode, the value in the SMPR is loaded into a monitor period timer, which decrements at the decimated clock rate. The magnitude of the input signal is compared with the value in the internal magnitude storage register (not accessible to the user), and the greater of the two is updated as the current peak level. The initial value of the magnitude storage register is set to the current ADC input signal magnitude. This comparison continues until the monitor period timer reaches a count of 1 .

When the monitor period timer reaches a count of 1 , the 13-bit peak level value is transferred to the signal monitor holding register, which can be read through the memory map or output through the SPORT over the JESD204B interface. The monitor period timer is reloaded with the value in the SMPR, and the countdown is restarted. In addition, the magnitude of the first input sample is updated in the magnitude storage register, and the comparison and update procedure, as explained previously, continues.

## SPORT Over JESD204B

The signal monitor data can also be serialized and sent over the JESD204B interface as control bits. These control bits must be deserialized from the samples to reconstruct the statistical data. This function is enabled by setting Bit 1 and Bit 0 of Register 0x279 and Bit 1 of Register 0x27A. Figure 84 shows two different example configurations for the signal monitor control bit locations inside the JESD204B samples. There are a maximum of three control bits that can be inserted into the JESD204B samples; however, only one control bit is required for the signal monitor. Control bits are inserted from MSB to LSB. If only one control bit is to be inserted ( $\mathrm{CS}=1$ ), then only the most significant control bit is used (see Example Configuration 1 and Example Configuration 2 in Figure 84). To select the SPORT over JESD204B option, program Register 0x559, Register 0x55A, and Register 0x58F. See Table 22 for more information on setting these bits.
Figure 85 shows the 25 -bit frame data that encapsulates the peak detector value. The frame data is transmitted MSB first with five 5-bit subframes. Each subframe contains a start bit that can be used by a receiver to validate the deserialized data. Figure 86 shows the SPORT over JESD204B signal monitor data with a monitor period timer set to 80 samples.


Figure 84. Signal Monitor Control Bit Locations


Figure 85. SPORT over JESD204B Signal Monitor Frame Data


Figure 86. SPORT over JESD204B Signal Monitor Example with Period $=80$ Samples

## DIGITAL DOWNCONVERTER (DDC)

The AD9234 includes two digital downconverters (DDC 0 and DDC 1) that provide filtering and reduce the output data rate. This digital processing section includes a half-band decimating filter, a gain stage, and a complex to real conversion stage. Each of these processing blocks has control lines that allow it to be independently enabled and disabled to provide the desired processing function. The digital downconverter can be configured to output either real data or complex output data.

## DDC GENERAL DESCRIPTION

The two DDC blocks are used to extract a portion of the full digital spectrum captured by the $\mathrm{ADC}(\mathrm{s})$. They are intended for IF sampling or oversampled baseband radios requiring wide bandwidth input signals.


Figure 87. DDC Detailed Block Diagram

## HALF-BAND FILTER

The AD9234 offers one half-band filter per DDC to enable digital signal processing of the ADC converted data.

The decimate-by-2, half-band (HB), low-pass FIR filter uses a 55-tap, symmetrical, fixed coefficient filter implementation, optimized for low power consumption. The HB filter is enabled when the DDC is selected. Table 10 and Figure 88 show the coefficients and response of the HB1 filter.


Figure 88. HB1 Filter Response

Table 10. Half-Band Filter Coefficients

| HB1 Coefficient <br> Number | Normalized <br> Coefficient | Decimal <br> Coefficient (21-Bit) |
| :--- | :--- | :--- |
| C1, C55 | -0.000023 | -24 |
| C2, C54 | 0 | 0 |
| C3, C53 | 0.000097 | 102 |
| C4, C52 | 0 | 0 |
| C5, C51 | -0.000288 | -302 |
| C6, C50 | 0 | 0 |
| C7, C49 | 0.000696 | 730 |
| C8, C48 | 0 | 0 |
| C9, C47 | -0.0014725 | -1544 |
| C10, C46 | 0 | 0 |
| C11, C45 | 0.002827 | 2964 |
| C12, C44 | 0 | 0 |
| C13, C43 | -0.005039 | -5284 |
| C14, C42 | 0 | 0 |
| C15, C41 | 0.008491 | 8903 |
| C16, C40 | 0 | 0 |
| C17, C39 | -0.013717 | $-14,383$ |
| C18, C38 | 0 | 0 |
| C19, C37 | 0.021591 | 22640 |
| C20, C36 | 0 | 0 |
| C21, C35 | -0.033833 | -35476 |
| C22, C34 | 0 | 0 |
| C23, C33 | 0.054806 | 57468 |
| C24, C32 | 0 | 0 |
| C25, C31 | -0.100557 | -105442 |
| C26, C30 | 0 | 0 |
| C27, C29 | 0.316421 | 331,792 |
| C28 | 0.500000 | 524,288 |

## DDC GAIN STAGE

Each DDC contains an independently controlled gain stage. The gain is selectable as either 0 dB or 6 dB . When mixing a real input signal down to baseband, it is recommended that the user enable the 6 dB of gain to recenter the dynamic range of the signal within the full scale of the output bits.

When mixing a complex input signal down to baseband, the mixer has already recentered the dynamic range of the signal within the full scale of the output bits and no additional gain is necessary. However, the optional 6 dB gain can be used to compensate for low signal strengths. The downsample by 2 portion of the HB1 FIR filter is bypassed when using the complex to real conversion stage (see Figure 89).

## DDC COMPLEX TO REAL CONVERSION

Each DDC contains an independently controlled complex to real conversion block. The complex to real conversion block reuses the last filter (HB1 FIR) in the filtering stage, along with an $\mathrm{f}_{\mathrm{s}} / 4$ complex mixer, to upconvert the signal.

After upconverting the signal, the Q portion of the complex mixer is no longer needed and is dropped.
Figure 89 shows a simplified block diagram of the complex to real conversion.


Figure 89. Complex to Real Conversion Block

## DIGITAL OUTPUTS

## INTRODUCTION TO THE JESD204B INTERFACE

The AD9234 digital outputs are designed to the JEDEC standard JESD204B, serial interface for data converters. JESD204B is a protocol to link the AD9234 to a digital processing device over a serial interface with lane rates of up to 10 Gbps . The benefits of the JESD204B interface over LVDS include a reduction in required board area for data interface routing, and an ability to enable smaller packages for converter and logic devices.

## JESD204B OVERVIEW

The JESD204B data transmit block assembles the parallel data from the ADC into frames and uses $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding as well as optional scrambling to form serial output data. Lane synchronization is supported through the use of special control characters during the initial establishment of the link. Additional control characters are embedded in the data stream to maintain synchronization thereafter. A JESD204B receiver is required to complete the serial link. For additional details on the JESD204B interface, users are encouraged to refer to the JESD204B standard.
The AD9234 JESD204B data transmit block maps up to two physical ADCs or up to eight virtual converters (when DDCs are enabled) over a link. A link can be configured to use one, two, or four JESD204B lanes. The JESD204B specification refers to a number of parameters to define the link, and these parameters must match between the JESD204B transmitter (the AD9234 output) and the JESD204B receiver (the logic device input).
The JESD204B link is described according to the following parameters:

- $\mathrm{L}=$ number of lanes/converter device (lanes/link) (AD9234 value $=1,2$, or 4 )
- $\mathrm{M}=$ number of converters/converter device (virtual converters/link) (AD9234 value $=1,2,4$, or 8$)$
- $\mathrm{F}=$ octets/frame (AD9234 value $=1,2,4,8$, or 16 )
- $\mathrm{N}^{\prime}=$ number of bits per sample (JESD204B word size) (AD9234 value $=8$ or 16)
- $\mathrm{N}=$ converter resolution (AD9234 value $=7$ to 16 )
- $\mathrm{CS}=$ number of control bits/sample (AD9234 value $=0,1$, 2, or 3)
- $\mathrm{K}=$ number of frames per multiframe ( AD 9234 value $=4$, $8,12,16,20,24,28$, or 32 )
- $S=$ samples transmitted/single converter/frame cycle $(\mathrm{AD} 9234$ value $=$ set automatically based on $\mathrm{L}, \mathrm{M}, \mathrm{F}$, and $\mathrm{N}^{\prime}$ )
- $\mathrm{HD}=$ high density mode (AD9234 $=$ set automatically based on L, M, F, and $N^{\prime}$ )
- $\mathrm{CF}=$ number of control words/frame clock cycle/converter device $($ AD9234 value $=0)$

Figure 90 shows a simplified block diagram of the AD9234 JESD204B link. By default, the AD9234 is configured to use two converters and four lanes. Converter A data is output to SERDOUT0 $\pm$ and/or SERDOUT1 $\pm$, and Converter B is output to SERDOUT2 $\pm$ and/or SERDOUT3 $\pm$. The AD9234 allows other configurations such as combining the outputs of both converters onto a single lane, or changing the mapping of the A and B digital output paths. These modes are set up via a quick configuration register in the SPI register map, along with additional customizable options.

By default in the AD9234, the 12-bit converter word from each converter is broken into two octets (eight bits of data). Bit 13 (MSB) through Bit 6 are in the first octet. The second octet contains Bit 5 through Bit 0 (LSB) and two tail bits. The tail bits can be configured as zeros or a pseudorandom number sequence. The tail bits can also be replaced with control bits indicating overrange, SYSREF $\pm$, signal monitor, or fast detect output.
The two resulting octets can be scrambled. Scrambling is optional; however, it is recommended to avoid spectral peaks when transmitting similar digital data patterns. The scrambler uses a self-synchronizing, polynomial-based algorithm defined by the equation $1+\mathrm{x}^{14}+\mathrm{x}^{15}$. The descrambler in the receiver is a self-synchronizing version of the scrambler polynomial.
The two octets are then encoded with an $8 \mathrm{~B} / 10 \mathrm{~B}$ encoder. The $8 \mathrm{~B} / 10 \mathrm{~B}$ encoder works by taking eight bits of data (an octet) and encoding them into a 10 -bit symbol. Figure 91 shows how the 12 -bit data is taken from the ADC, the tail bits are added, the two octets are scrambled, and how the octets are encoded into two 10-bit symbols. Figure 91 illustrates the default data format.


Figure 90. Transmit Link Simplified Block Diagram Showing Full Bandwidth Mode (Register 0x200 $=0 \times 00$ )


Figure 91. ADC Output Datapath Showing Data Framing


Figure 92. Data Flow

## FUNCTIONAL OVERVIEW

The block diagram in Figure 92 shows the flow of data through the JESD204B hardware from the sample input to the physical output. The processing can be divided into layers that are derived from the open-source initiative (OSI) model widely used to describe the abstraction layers of communications systems. These layers are the transport layer, data link layer, and physical layer (serializer and output driver).

## Transport Layer

The transport layer handles packing the data (consisting of samples and optional control bits) into JESD204B frames that are mapped to 8 -bit octets. These octets are sent to the data link layer. The transport layer mapping is controlled by rules derived from the link parameters. Tail bits are added to fill gaps where required. The following equation can be used to determine the
number of tail bits within a sample (JESD204B word):

$$
T=N^{\prime}-N-C S
$$

## Data Link Layer

The data link layer is responsible for the low level functions of passing data across the link. These include optionally scrambling the data, inserting control characters for multichip synchronization/lane alignment/monitoring, and encoding 8 -bit octets into 10 -bit symbols. The data link layer is also responsible for sending the initial lane alignment sequence (ILAS), which contains the link configuration data used by the receiver to verify the settings in the transport layer.

## Physical Layer

The physical layer consists of the high speed circuitry clocked at the serial clock rate. In this layer, parallel data is converted into one, two, or four lanes of high speed differential serial data.

## JESD204B LINK ESTABLISHMENT

The AD9234 JESD204B transmitter (Tx) interface operates in Subclass 1 as defined in the JEDEC Standard JESD204B (July 2011 specification). The link establishment process is divided into the following steps: code group synchronization and SYNCINB $\pm$, initial lane alignment sequence, and user data and error correction.

## Code Group Synchronization (CGS) and SYNCINB士

The CGS is the process by which the JESD204B receiver finds the boundaries between the 10 -bit symbols in the stream of data. During the CGS phase, the JESD204B transmit block transmits /K28.5/ characters. The receiver must locate /K28.5/ characters in its input data stream using clock and data recovery (CDR) techniques.
The receiver issues a synchronization request by asserting the SYNCINB $\pm$ pin of the AD9234 low. The JESD204B Tx then begins sending /K/ characters. After the receiver has synchronized, it waits for the correct reception of at least four consecutive /K/ symbols. It then deasserts SYNCINB $\pm$. The AD9234 then transmits an ILAS on the following local multiframe clock (LMFC) boundary.

For more information on the code group synchronization phase, refer to the JEDEC Standard JESD204B, July 2011, Section 5.3.3.1.
The SYNCINB $\pm$ pin operation can also be controlled by the SPI. The SYNCINB $\pm$ signal is a differential dc-coupled LVDS mode signal by default, but it can also be driven single-ended. For more information on configuring the SYNCINB $\pm$ pin operation, refer to Register 0x572.

## Initial Lane Alignment Sequence (ILAS)

The ILAS phase follows the CGS phase and begins on the next LMFC boundary. The ILAS consists of four multiframes, with an / $\mathrm{R} /$ character marking the beginning and an / $\mathrm{A} /$ character marking the end. The ILAS begins by sending an /R/ character followed by 0 to 255 ramp data for one multiframe. On the second multiframe, the link configuration data is sent, starting with the third character. The second character is a /Q/ character to confirm that the link configuration data follows. All undefined data slots are filled with ramp data. The ILAS sequence is never scrambled.
The ILAS sequence construction is shown in Figure 93. The four multiframes include the following:

- Multiframe 1. Begins with an /R/ character (/K28.0/) and ends with an /A/ character (/K28.3/).
- Multiframe 2. Begins with an $/ \mathrm{R} /$ character followed by a /Q/ (/K28.4/) character, followed by link configuration parameters over 14 configuration octets (see Table 11) and ends with an /A/ character. Many of the parameter values are of the value -1 notation.
- Multiframe 3. Begins with an /R/ character (/K28.0/) and ends with an /A/ character (/K28.3/).
- Multiframe 4. Begins with an /R/ character (/K28.0/) and ends with an /A/ character (/K28.3/).


Figure 93. Initial Lane Alignment Sequence

## User Data and Error Detection

After the initial lane alignment sequence is complete, the user data is sent. Normally, within a frame, all characters are considered user data. However, to monitor the frame clock and multiframe clock synchronization, there is a mechanism for replacing characters with /F/ or /A/ alignment characters when the data meets certain conditions. These conditions are different for unscrambled and scrambled data. The scrambling operation is enabled by default, but it can be disabled using the SPI.
For scrambled data, any 0 xFC character at the end of a frame is replaced by an $/ \mathrm{F} /$, and any $0 \times 7 \mathrm{C}$ character at the end of a multiframe is replaced with an /A/. The JESD204B receiver ( Rx ) checks for /F/ and /A/ characters in the received data stream and verifies that they only occur in the expected locations. If an unexpected /F/ or /A/ character is found, the receiver handles the situation by using dynamic realignment or asserting the SYNCINB $\pm$ signal for more than four frames to initiate a resynchronization. For unscrambled data, if the final character of two subsequent frames is equal, the second character is replaced with an /F/ if it is at the end of a frame, and an /A/ if it is at the end of a multiframe.
Insertion of alignment characters can be modified using SPI. The frame alignment character insertion (FACI) is enabled by default. More information on the link controls is available in the Memory Map section, Register 0x571.

## 8B/10B Encoder

The 8B/10B encoder converts 8-bit octets into 10-bit symbols and inserts control characters into the stream when needed. The control characters used in JESD204B are shown in Table 11. The $8 \mathrm{~B} / 10 \mathrm{~B}$ encoding ensures that the signal is dc balanced by using the same number of ones and zeros across multiple symbols.
The 8B/10B interface has options that can be controlled via the SPI. These operations include bypass and invert. These options are intended to be troubleshooting tools for the verification of the digital front end (DFE). Refer to the Memory Map section, Register 0x572[2:1] for information on configuring the 8B/10B encoder.

Table 11. AD9234 Control Characters Used in JESD204B

| Abbreviation | Control Symbol | 8-Bit Value | 10-Bit Value, RD $^{\mathbf{1}}=\mathbf{- 1}$ | $\mathbf{1 0 - \text { -Bit Value, } \mathbf { R D } ^ { 1 } = + \mathbf { 1 }}$ | Description |
| :--- | :--- | :--- | :--- | :--- | :--- |
| /R/ | /K28.0/ | 00011100 | 0011110100 | 1100001011 | Start of multiframe |
| /A/ | /K28.3/ | 01111100 | 0011110011 | 1100001100 | Lane alignment |
| /Q/ | /K28.4/ | 10011100 | 0011110010 | 1100001101 | Start of link configuration data |
| /K/ | /K28.5/ | 10111100 | 0011111010 | 1100000101 | Group synchronization |
| /F/ | /K28.7/ | 1111100 | 0011111000 | 1100000111 | Frame alignment |

[^2]
## PHYSICAL LAYER (DRIVER) OUTPUTS

## Digital Outputs, Timing, and Controls

The AD9234 physical layer consists of drivers that are defined in the JEDEC Standard JESD204B, July 2011. The differential digital outputs are powered up by default. The drivers use a dynamic $100 \Omega$ internal termination to reduce unwanted reflections.

Place a $100 \Omega$ differential termination resistor at each receiver, which results in a nominal 300 mV p-p swing at the receiver (see Figure 94). It is recommended to use ac coupling to connect the AD9234 SERDES outputs to the receiver.


Figure 94. AC-Coupled Digital Output Termination Example If there is no far-end receiver termination, or if there is poor differential trace routing, timing errors may result. To avoid such timing errors, it is recommended that the trace length be less than six inches, and that the differential output traces be close together and at equal lengths.


Figure 95. Digital Outputs Data Eye, External $100 \Omega$ Terminations at 10 Gbps

Figure 95 to Figure 100 show examples of the digital output data eye, time interval error (TIE) jitter histogram, and bathtub curve for one AD9234 lane running at 10 Gbps and 6 Gbps , respectively. The format of the output data is twos complement by default. To change the output data format, see the Memory Map section (Register 0x561 in Table 22).

## De-Emphasis

De-emphasis enables the receiver eye diagram mask to be met in conditions where the interconnect insertion loss does not meet the JESD204B specification. Use the de-emphasis feature only when the receiver is unable to recover the clock due to excessive insertion loss. Under normal conditions, it is disabled to conserve power. Additionally, enabling and setting too high a de-emphasis value on a short link may cause the receiver eye diagram to fail. Use the de-emphasis setting with caution because it may increase electromagnetic interference (EMI). See the Memory Map section (Register 0x5C1 to Register 0x5C5 in Table 22) for more details.

## Phase-Locked Loop

The PLL is used to generate the serializer clock, which will operate at the JESD204B lane rate. The JESD204B lane rate Register 0x056E[4:3] must be set to correspond with the lane rate.


Figure 96. Digital Outputs Data Eye, External $100 \Omega$ Terminations at 6 Gbps


Figure 97. Digital Outputs Histogram, External $100 \Omega$ Terminations at 10 Gbps


Figure 98. Digital Outputs Bathtub Curve, External $100 \Omega$ Terminations at 10 Gbps


Figure 99. Digital Outputs Histogram, External $100 \Omega$ Terminations at 6 Gbps


Figure 100. Digital Outputs Bathtub Curve, External $100 \Omega$ Terminations at 6 Gbps

## CONFIGURING THE JESD204B LINK

The AD9234 has one JESD204B link. The device offers an easy way to set up the JESD204B link through the quick configuration register (Register 0x570). The serial outputs (SERDOUT0 $\pm$ to SERDOUT3 $\pm$ ) are considered to be part of one JESD204B link. The basic parameters that determine the link setup are

- Number of lanes per link (L)
- Number of converters per link (M)
- Number of octets per frame (F)

The maximum lane rate allowed by the JESD204B specification is 12.5 Gbps . The lane line rate is related to the JESD204B parameters using the following equation:

$$
\text { Lane Line Rate }=\frac{M \times N^{\prime} \times\left(\frac{10}{8}\right) \times f_{\text {out }}}{L}
$$

The following steps can be used to configure the output:

1. Power down the link.
2. Select quick configuration options.
3. Configure detailed options.
4. Set output lane mapping (optional).
5. Set additional driver configuration options (optional).
6. Power up the link.

If the lane line rate calculated is less than 6.25 Gbps , select the low line rate option. This is done by programming a value of 0x10 to Register 0x56E.
Table 12 and Table 13 show the JESD204B output configurations supported for both $\mathrm{N}^{\prime}=16$ and $\mathrm{N}^{\prime}=8$ for a given number of virtual converters. Care must be taken to ensure that the serial line rate for a given configuration is within the supported range of 3.125 Gbps to 12.5 Gbps .
where $f_{\text {OUT }}=f_{A D C_{-} \text {CLOCK }} /$ decimation ratio.
Table 12. JESD204B Output Configurations for $\mathrm{N}^{\prime}=16$

| Number of Virtual Converters <br> Supported (Same Value as M) | JESD204B Quick Configuration (0x570) | JESD204B Serial Line Rate ${ }^{1}$ | JESD204B Transport Layer Settings ${ }^{\text {2 }}$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | L | M | F | S | HD | N | $\mathrm{N}^{\prime}$ | CS | K ${ }^{3}$ |
| 1 | 0x01 | $20 \times$ fout | 1 | 1 | 2 | 1 | 0 | 8 to 16 | 16 | 0 to 3 | Only valid K values that are divisible by 4 are supported |
|  | 0x40 | $10 \times$ fout | 2 | 1 | 1 | 1 | 1 | 8 to 16 | 16 | 0 to 3 |  |
|  | 0x41 | $10 \times$ fout | 2 | 1 | 2 | 2 | 0 | 8 to 16 | 16 | 0 to 3 |  |
|  | 0x80 | $5 \times$ fout | 4 | 1 | 1 | 2 | 1 | 8 to 16 | 16 | 0 to 3 |  |
|  | 0x81 | $5 \times$ fout | 4 | 1 | 2 | 4 | 0 | 8 to 16 | 16 | 0 to 3 |  |
| 2 | 0x0A | $40 \times$ fout | 1 | 2 | 4 | 1 | 0 | 8 to 16 | 16 | 0 to 3 |  |
|  | 0x49 | $20 \times$ fout | 2 | 2 | 2 | 1 | 0 | 8 to 16 | 16 | 0 to 3 |  |
|  | 0x88 | $10 \times$ fout | 4 | 2 | 1 | 1 | 1 | 8 to 16 | 16 | 0 to 3 |  |
|  | 0x89 | $10 \times$ fout | 4 | 2 | 2 | 2 | 0 | 8 to 16 | 16 | 0 to 3 |  |
| 4 | 0x13 | $80 \times$ fout | 1 | 4 | 8 | 1 | 0 | 8 to 16 | 16 | 0 to 3 |  |
|  | 0x52 | $40 \times$ fout | 2 | 4 | 4 | 1 | 0 | 8 to 16 | 16 | 0 to 3 |  |
|  | 0x91 | $20 \times$ fout | 4 | 4 | 2 | 1 | 0 | 8 to 16 | 16 | 0 to 3 |  |

${ }^{1}$ fout $=$ output sample rate = ADC sample rate/chip decimation ratio. The JESD204B serial line rate must be $\geq 3.125 \mathrm{Gbps}$ and $\leq 12.5 \mathrm{Gbps}$; when the serial line rate is $\leq 12.5 \mathrm{Gbps}$ and $\geq 6.25 \mathrm{Gbps}$, the low line rate mode must be disabled (set Bit 4 to $0 \times 0$ in $0 \times 56 \mathrm{E}$ ). When the serial line rate is $<6.25 \mathrm{Gbps}$ and $\geq 3.125 \mathrm{Gbps}$, the low line rate mode must be enabled (set Bit 4 to $0 \times 1$ in $0 \times 56 \mathrm{E}$ ).
${ }^{2}$ JESD204B transport layer descriptions are as described in the JESD204B Overview section.
${ }^{3}$ For $\mathrm{F}=1, \mathrm{~K}=20,24,28$, and 32 . For $\mathrm{F}=2, \mathrm{~K}=12,16,20,24,28$, and 32 . For $\mathrm{F}=4, \mathrm{~K}=8,12,16,20,24,28$, and 32 . $\mathrm{For} \mathrm{F}=8$ and $\mathrm{F}=16, \mathrm{~K}=4,8,12,16,20,24,28$, and 32 .

Table 13. JESD204B Output Configurations for $\mathrm{N}^{\prime}=8$

| Number of Virtual Converters Supported (Same Value as M) | JESD204B Quick Configuration (0x570) | Serial Line Rate ${ }^{1}$ | JESD204B Transport Layer Settings ${ }^{\text {² }}$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | L | M | F | S | HD | N | N' | CS | K ${ }^{3}$ |
| 1 | 0x00 | $10 \times$ fout | 1 | 1 | 1 | 1 | 0 | 7 to 8 | 8 | 0 to 1 | Only valid K values which are divisible by 4 are supported |
|  | 0x01 | $10 \times$ fout | 1 | 1 | 2 | 2 | 0 | 7 to 8 | 8 | 0 to 1 |  |
|  | 0x40 | $5 \times$ fout | 2 | 1 | 1 | 2 | 0 | 7 to 8 | 8 | 0 to 1 |  |
|  | 0x41 | $5 \times$ fout | 2 | 1 | 2 | 4 | 0 | 7 to 8 | 8 | 0 to 1 |  |
|  | 0x42 | $5 \times$ fout | 2 | 1 | 4 | 8 | 0 | 7 to 8 | 8 | 0 to 1 |  |
|  | 0x80 | $2.5 \times$ fout | 4 | 1 | 1 | 4 | 0 | 7 to 8 | 8 | 0 to 1 |  |
|  | 0x81 | $2.5 \times$ fout | 4 | 1 | 2 | 8 | 0 | 7 to 8 | 8 | 0 to 1 |  |


| Number of Virtual Converters Supported (Same Value as M) | JESD204B Quick Configuration (0x570) | Serial Line Rate ${ }^{1}$ | JESD204B Transport Layer Settings ${ }^{\text {2 }}$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | L | M | F | S | HD | N | N' | CS | K ${ }^{3}$ |
| 2 | 0x09 | $20 \times$ fout | 1 | 2 | 2 | 1 | 0 | 7 to 8 | 8 | 0 to 1 |  |
|  | 0x48 | $10 \times$ fout | 2 | 2 | 1 | 1 | 0 | 7 to 8 | 8 | 0 to 1 |  |
|  | 0x49 | $10 \times$ fout | 2 | 2 | 2 | 2 | 0 | 7 to 8 | 8 | 0 to 1 |  |
|  | 0x88 | $5 \times$ fout | 4 | 2 | 1 | 2 | 0 | 7 to 8 | 8 | 0 to 1 |  |
|  | 0x89 | $5 \times$ fout | 4 | 2 | 2 | 4 | 0 | 7 to 8 | 8 | 0 to 1 |  |
|  | $0 \times 8 \mathrm{~A}$ | $5 \times$ fout | 4 | 2 | 4 | 8 | 0 | 7 to 8 | 8 | 0 to 1 |  |

${ }^{1}$ fout $=$ output sample rate $=\mathrm{ADC}$ sample rate/chip decimation ratio. The JESD204B serial line rate must be $\geq 3125 \mathrm{Mbps}$ and $\leq 12,500 \mathrm{Mbps}$; when the serial line rate is $\leq 12.5 \mathrm{Gbps}$ and $\geq 6.25 \mathrm{Gbps}$, the low line rate mode must be disabled (set Bit 4 to $0 \times 0$ in Register $0 \times 56 \mathrm{E}$ ). When the serial line rate is $<6.25 \mathrm{Gbps}$ and $\geq 3.125 \mathrm{Gbps}$, the low line rate mode must be enabled (set Bit 4 to $0 \times 1$ in Register $0 \times 56 \mathrm{E}$ ).
${ }^{2}$ JESD204B transport layer descriptions are as described in the JESD204B Overview section.
${ }^{3}$ For $F=1, K=20,24,28$, and 32 . For $F=2, K=12,16,20,24,28$, and 32 . For $F=4, K=8,12,16,20,24,28$, and 32 . For $F=8$ and $F=16, K=4,8,12,16,20,24,28$, and 32 .

See the Example 1: Full Bandwidth Mode section, the Example 2: Full Bandwidth Mode at 500 MSPS section, and the Example 3: ADC with DDC Option (Two ADCs Plus Two DDCs) section for examples describing which JESD204B transport layer settings are valid for a given chip mode.

## Example 1: Full Bandwidth Mode at 1 GSPS

Chip application mode is full bandwidth mode (see Figure 101).

- Two 12 -bit converters at 1000 MSPS
- Full bandwidth application layer mode
- No decimation

JESD204B output configuration includes the following:

- Two virtual converters required (see Table 12)
- Output sample rate $\left(f_{\text {out }}\right)=1000 / 1=1000$ MSPS

JESD204B supported output configurations (see Table 12) include

- $\mathrm{N}^{\prime}=16$ bits
- $\mathrm{N}=12$ bits
- $\mathrm{L}=4, \mathrm{M}=2$, and $\mathrm{F}=1$, or $\mathrm{L}=4, \mathrm{M}=2$, and $\mathrm{F}=2$ (quick configuration $=0 \times 88$ or $0 \times 89$ )
- $\mathrm{CS}=0$ to 2
- $\mathrm{K}=32$
- Output serial line rate $=10 \mathrm{Gbps}$ per lane, low line rate mode disabled


Figure 101. Full Bandwidth Mode

## Example 2: Full Bandwidth Mode at 500 MSPS

Chip application mode is full bandwidth mode (see Figure 101).

- Two 12 -bit converters at 500 MSPS
- Full bandwidth application layer mode
- No decimation

JESD204B output configuration includes the following:

- Two virtual converters required (see Table 12)
- Output sample rate $\left(f_{\text {fout }}\right)=500 / 1=500$ MSPS

JESD204B supported output configurations (see Table 12) include

- $\mathrm{N}^{\prime}=16$ bits
- $\mathrm{N}=12$ bits
- $\mathrm{L}=4, \mathrm{M}=2$, and $\mathrm{F}=1$, or $\mathrm{L}=2, \mathrm{M}=2$, and $\mathrm{F}=2$ (quick configuration $=0 \times 88$ or $0 \times 49$ )
- $\mathrm{CS}=0$ to 2
- $\mathrm{K}=32$
- Output serial line rate
- 5 Gbps per lane for L.M.F $=4.2 .1$, low line rate mode enabled ( $0 x 56 \mathrm{E}=0 \mathrm{x} 00$ )
- 10 Gbps per lane for L.M.F $=2.2 .2$, low line rate mode disabled $(0 \times 56 \mathrm{E}=0 \times 00)$


## Example 3: ADC with DDC Option (Two ADCs Plus Two DDCs)

Chip application mode is two-DDC mode. (see Figure 102).

- Two 12-bit converters at 1 MSPS
- Two DDC application layer mode with complex outputs (I/Q)
- Chip decimation ratio $=2$
- $\quad$ DDC decimation ratio $=2$ (see Table 22)

JESD204B output configuration includes the following:

- Virtual converters required $=4$ (see Table 12)
- Output sample rate $\left(\mathrm{f}_{\text {fut }}\right)=1000 / 2=500$ MSPS

JESD204B supported output configurations include (see Table 12)

- $\mathrm{N}^{\prime}=16$ bits
- $\mathrm{N}=12$ bits
- $\mathrm{L}=4, \mathrm{M}=4$, and $\mathrm{F}=2$ (quick configuration $=0 \mathrm{x} 91$ )
- $\mathrm{CS}=0$ to 1
- $\mathrm{K}=32$
- Output serial line rate $=10 \mathrm{Gbps}$ per lane $(\mathrm{L}=4)$
- Low line rate mode is disabled $(0 \times 56 \mathrm{E}=0 \times 00)$.

Example 2 shows the flexibility in the digital and lane configurations for the AD9234. The sample rate is 1 GSPS, but the outputs are all combined in either one or two lanes, depending on the I/O speed capability of the receiving device.


Figure 102. Two-ADC Plus Two-DDC Mode

## MULTICHIP SYNCHRONIZATION

The AD9234 has a SYSREF $\pm$ input that allows the user flexible options for synchronizing the internal blocks. The SYSREF $\pm$ input is a source synchronous system reference signal that enables multichip synchronization. The input clock divider, DDCs, signal monitor block, and JESD204B link can be synchronized using the SYSREF $\pm$ input. For the highest level of timing accuracy, SYSREF $\pm$ must meet setup and hold requirements relative to the $\mathrm{CLK} \pm$ input.

The flowchart in Figure 103 describes the internal mechanism by which multichip synchronization can be achieved in the AD9234. The AD9234 supports several features which aid users in meeting the requirements set out for capturing a SYSREF $\pm$ signal. The SYSREF sample event can be defined as either a synchronous low to high transition, or synchronous high to low transition. Additionally, the AD9234 allows the SYSREF signal to be sampled using either the rising edge or falling edge of the CLK $\pm$ input. The AD9234 also has the ability to ignore a programmable number (up to 16) of SYSREF $\pm$ events. The SYSREF $\pm$ control options can be selected using Register 0x120 and Register 0x121.


Figure 103. Multichip Synchronization

## SYSREF $\pm$ SETUP/HOLD WINDOW MONITOR

To assist in ensuring a valid SYSREF signal capture, the AD9234 has a SYSREF $\pm$ setup/hold window monitor. This feature allows the system designer to determine the location of the SYSREF $\pm$ signals relative to the CLK $\pm$ signals by reading back the amount of setup/hold margin on the interface through the memory map. Figure 104 and Figure 105 show the setup and hold status
values for different phases of SYSREF $\pm$. The setup detector returns the status of the SYSREF $\pm$ signal before the CLK $\pm$ edge and the hold detector returns the status of the SYSREF signal after the CLK $\pm$ edge. Register 0x128 stores the status of SYSREF $\pm$ and lets the user know if the SYSREF $\pm$ signal is successfully captured by the ADC.


Figure 104. SYSREF $\pm$ Setup Detector


Figure 105. SYSREF $\pm$ Hold Detector
Rev. A | Page 48 of 66
AD9234

Table 14 shows the description of the contents of Register 0x128 and how to interpret them.
Table 14. SYSREF $\pm$ Setup/Hold Monitor, Register 0x128

| Register 0x128[7:4] <br> Hold Status | Register 0x128[3:0] <br> Setup Status | Description |
| :--- | :--- | :--- |
| $0 \times 0$ | $0 \times 0$ to $0 \times 7$ | Possible setup error. The smaller this number, the smaller the setup margin. |
| $0 \times 0$ to $0 \times 8$ | $0 \times 8$ | No setup or hold error (best hold margin). |
| $0 \times 8$ | $0 \times 9$ to $0 \times F$ | No setup or hold error (best setup and hold margin). |
| $0 \times 8$ | $0 \times 0$ | No setup or hold error (best setup margin). |
| $0 \times 9$ to $0 \times F$ | $0 \times 0$ | Possible hold error. The larger this number, the smaller the hold margin. |
| $0 \times 0$ | $0 \times 0$ | Possible setup or hold error. |

## TEST MODES <br> ADC TEST MODES

The AD9234 has various test options that aid in the system level implementation. The AD9234 has ADC test modes that are available in Register 0x550. These test modes are described in Table 15. When an output test mode is enabled, the analog section of the ADC is disconnected from the digital back-end blocks, and the test pattern is run through the output formatting block. Some of the test patterns are subject to output formatting, and
some are not. The PN generators from the PN sequence tests can be reset by setting Bit 4 or Bit 5 of Register 0x550. These tests can be performed with or without an analog signal (if present, the analog signal is ignored); however, they do require an encode clock. For more information, see the AN-877 Application Note, Interfacing to High Speed ADCs via SPI.

Table 15. ADC Test Modes ${ }^{1}$

| Output Test Mode <br> Bit Sequence | Pattern Name | Expression | Default/ Seed Value | Sample ( $\mathbf{N}, \mathrm{N}+1, \mathrm{~N}+2, \ldots$. ) |
| :---: | :---: | :---: | :---: | :---: |
| 0000 | Off (default) | N/A | N/A | N/A |
| 0001 | Midscale short | 000000000000 | N/A | N/A |
| 0010 | +Full-scale short | 011111111111 | N/A | N/A |
| 0011 | -Full-scale short | 100000000000 | N/A | N/A |
| 0100 | Checkerboard | 101010101010 | N/A | 0x0AAA, 0x0555, 0x0AAA, 0x0555, 0x0AAA |
| 0101 | PN sequence long | $\mathrm{X}^{23}+\mathrm{X}^{18}+1$ | 0x3AFF | 0x3FD7, 0x0002, 0x26E0, 0x0A3D, 0x1CA6 |
| 0110 | PN sequence short | $X^{9}+X^{5}+1$ | 0x0092 | 0x125B, 0x3C9A, 0x2660, 0x0c65, 0x0697 |
| 0111 | One-/zero-word toggle | 111111111111 | N/A | 0x0FFF, 0x0000, 0x0FFF, 0x0000, 0x0FFF |
| 1000 | User input | Register 0x551 to Register 0x558 | N/A | User Pat 1[15:2], User Pat 2[15:2], User Pat 3[15:2], User Pat 4[15:2], User Pat 1[15:2] ... for repeat mode User Pat 1[15:2], User Pat 2[15:2], User Pat 3[15:2], User Pat 4[15:2], 0x0000 ... for single mode |
| 1111 | Ramp output | (X) \% $2^{12}$ | N/A | (X) \% $2^{12},(\mathrm{X}+1) \% 2^{12},(\mathrm{X}+2) \% 2^{12},(\mathrm{X}+3) \% 2^{12}$ |

${ }^{1} \mathrm{~N} /$ A means not applicable.

## JESD204B BLOCK TEST MODES

In addition to the ADC pipeline test modes, the AD9234 also has flexible test modes in the JESD204B block. These test modes are listed in Register 0x573 and Register 0x574. These test patterns can be injected at various points along the output data path. These test injection points are shown in Figure 91. Table 16 describes the various test modes available in the JESD204B block. For the AD9234, a transition from test modes (Register $0 \times 573 \neq 0 \times 00$ ) to normal mode (Register $0 \times 573=$ $0 x 00$ ) requires an SPI soft reset. This is done by writing $0 \times 81$ to Register 0x00 (self cleared).

## Transport Layer Sample Test Mode

The transport layer samples are implemented in the AD9234 as defined by section 5.1.6.3 in the JEDEC JESD204B Specification. These tests are shown in Register 0x571[5]. The test pattern is equivalent to the raw samples from the ADC.

## Interface Test Modes

The interface test modes are described in Register 0x573 Bits[3:0]. These test modes are also explained in Table 16. The interface tests can be injected at various points along the data. See Figure 91 for more information on the test injection points. Register 0x573 Bits[5:4] show where these tests are injected.
Table 17, Table 18, and Table 19 show examples of some of the test modes when injected at the JESD Sample Input, PHY 10-bit Input, and Scrambler 8-bit Input. UP in the tables represent the user pattern control bits from the customer register map.

Table 16. JESD204B Interface Test Modes

| Output Test Mode Bit Sequence | Pattern Name | Expression | Default |
| :---: | :---: | :---: | :---: |
| 0000 | Off (default) | Not applicable | Not applicable |
| 0001 | Alternating checker board | 0x5555, 0xAAAA, 0x5555... | Not applicable |
| 0010 | 1/0 word toggle | 0x0000, 0xFFFF, 0x0000... | Not applicable |
| 0011 | 31-bit PN sequence | $\mathrm{X}^{31}+\mathrm{X}^{28}+1$ | 0x0003AFFF |
| 0100 | 23-bit PN sequence | $\mathrm{X}^{23}+\mathrm{X}^{18}+1$ | 0x003AFF |
| 0101 | 15-bit PN sequence | $\mathrm{X}^{15}+\mathrm{X}^{14}+1$ | 0x03AF |
| 0110 | 9-bit PN sequence | $X^{9}+X^{5}+1$ | 0x092 |
| 0111 | 7-bit PN sequence | $\mathrm{X}^{7}+\mathrm{X}^{6}+1$ | 0x07 |
| 1000 | Ramp output | (X) \% $2^{16}$ | Ramp size depends on test injection point |
| 1110 | Continuous/repeat user test | Register 0x551 to Register 0x558 | User Pat 1 to User Pat 4, then repeat |
| 1111 | Single user test | Register 0x551 to Register 0x558 | User Pat 1 to User Pat 4, then zeroes |

Table 17. JESD204B Sample Input for $M=2, S=2, N^{\prime}=16$ (Register 0x573[5:4] = 'b00)

| Frame Number | Converter Number | Sample <br> Number | Alternating Checkerboard | 1/0 Word Toggle | Ramp | PN9 | PN23 | User Repeat | User Single |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0x5555 | 0x0000 | (X) \% $2^{16}$ | 0x496F | 0xFF5C | UP1[15:0] | UP1[15:0] |
| 0 | 0 | 1 | 0x5555 | 0x0000 | (X) \% $2^{16}$ | 0x496F | 0xFF5C | UP1[15:0] | UP1[15:0] |
| 0 | 1 | 0 | 0x5555 | 0x0000 | (X) \% $2^{16}$ | $0 \times 496 \mathrm{~F}$ | 0xFF5C | UP1[15:0] | UP1[15:0] |
| 0 | 1 | 1 | 0x5555 | 0x0000 | (X) \% $2^{16}$ | $0 \times 496 \mathrm{~F}$ | 0xFF5C | UP1[15:0] | UP1[15:0] |
| 1 | 0 | 0 | OXAAAA | 0xFFFF | $(X+1) \% 2^{16}$ | $0 \times C 9 A 9$ | 0x0029 | UP2[15:0] | UP2[15:0] |
| 1 | 0 | 1 | OXAAAA | 0xFFFF | $(X+1) \% 2^{16}$ | 0xC9A9 | 0x0029 | UP2[15:0] | UP2[15:0] |
| 1 | 1 | 0 | OXAAAA | 0xFFFF | $(X+1) \% 2^{16}$ | $0 \times C 9 A 9$ | 0x0029 | UP2[15:0] | UP2[15:0] |
| 1 | 1 | 1 | 0xAAAA | 0xFFFF | $(X+1) \% 2^{16}$ | 0xC9A9 | 0x0029 | UP2[15:0] | UP2[15:0] |
| 2 | 0 | 0 | 0x5555 | 0x0000 | $(X+2) \% 2^{16}$ | 0x980C | 0xB80A | UP3[15:0] | UP3[15:0] |
| 2 | 0 | 1 | 0x5555 | 0x0000 | $(X+2) \% 2^{16}$ | 0x980C | 0xB80A | UP3[15:0] | UP3[15:0] |
| 2 | 1 | 0 | 0x5555 | 0x0000 | $(X+2) \% 2^{16}$ | 0x980C | $0 \times B 80 \mathrm{~A}$ | UP3[15:0] | UP3[15:0] |
| 2 | 1 | 1 | 0x5555 | 0x0000 | $(X+2) \% 2^{16}$ | 0x980C | 0xB80A | UP3[15:0] | UP3[15:0] |
| 3 | 0 | 0 | 0xAAAA | 0xFFFF | $(X+3) \% 2^{16}$ | 0x651A | 0x3D72 | UP4[15:0] | UP4[15:0] |
| 3 | 0 | 1 | 0xAAAA | 0xFFFF | $(X+3) \% 2^{16}$ | 0x651A | 0x3D72 | UP4[15:0] | UP4[15:0] |
| 3 | 1 | 0 | OXAAAA | 0xFFFF | $(X+3) \% 2^{16}$ | 0x651A | 0x3D72 | UP4[15:0] | UP4[15:0] |
| 3 | 1 | 1 | 0xAAAA | 0xFFFF | $(X+3) \% 2^{16}$ | 0x651A | 0x3D72 | UP4[15:0] | UP4[15:0] |
| 4 | 0 | 0 | 0x5555 | 0x0000 | $(X+4) \% 2^{16}$ | 0x5FD1 | 0x9B26 | UP1[15:0] | 0x0000 |
| 4 | 0 | 1 | 0x5555 | 0x0000 | $(X+4) \% 2^{16}$ | 0x5FD1 | 0x9B26 | UP1[15:0] | 0x0000 |
| 4 | 1 | 0 | 0x5555 | 0x0000 | $(X+4) \% 2^{16}$ | 0x5FD1 | 0x9B26 | UP1[15:0] | 0x0000 |
| 4 | 1 | 1 | 0x5555 | 0x0000 | $(X+4) \% 2^{16}$ | 0x5FD1 | 0x9B26 | UP1[15:0] | 0x0000 |

Table 18. Physical Layer 10-Bit Input (Register 0x573[5:4] = 'b01)

| 10-Bit Symbol Number | Alternating Checkerboard | 1/0 Word Toggle | Ramp | PN9 | PN23 | User Repeat | User Single |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0x155 | 0x000 | (X) \% $2^{10}$ | 0x125 | 0x3FD | UP1[15:6] | UP1[15:6] |
| 1 | $0 \times 2 \mathrm{AA}$ | 0x3FF | $(X+1) \% 2^{10}$ | 0x2FC | 0x1C0 | UP2[15:6] | UP2[15:6] |
| 2 | 0x155 | 0x000 | $(X+2) \% 2^{10}$ | 0x26A | 0x00A | UP3[15:6] | UP3[15:6] |
| 3 | $0 \times 2 \mathrm{AA}$ | 0x3FF | $(X+3) \% 2^{10}$ | 0x198 | 0x1B8 | UP4[15:6] | UP4[15:6] |
| 4 | 0x155 | 0x000 | $(X+4) \% 2^{10}$ | 0x031 | 0x028 | UP1[15:6] | 0x000 |
| 5 | $0 \times 2 \mathrm{AA}$ | 0x3FF | $(X+5) \% 2^{10}$ | 0x251 | 0x3D7 | UP2[15:6] | 0x000 |
| 6 | 0x155 | 0x000 | $(X+6) \% 2^{10}$ | 0x297 | 0x0A6 | UP3[15:6] | 0x000 |
| 7 | $0 \times 2 \mathrm{AA}$ | 0x3FF | $(X+7) \% 2^{10}$ | 0x3D1 | 0x326 | UP4[15:6] | 0x000 |
| 8 | 0x155 | 0x000 | $(X+8) \% 2^{10}$ | 0x18E | 0x10F | UP1[15:6] | 0x000 |
| 9 | $0 \times 2 \mathrm{AA}$ | 0x3FF | $(X+9) \% 2^{10}$ | 0x2CB | 0x3FD | UP2[15:6] | 0x000 |
| 10 | 0x155 | 0x000 | $(X+10) \% 2^{10}$ | 0x0F1 | 0x31E | UP3[15:6] | 0x000 |
| 11 | 0x2AA | 0x3FF | $(X+11) \% 2^{10}$ | 0x3DD | 0x008 | UP4[15:6] | 0x000 |

Table 19. Scrambler 8-Bit Input (Register 0x573[5:4] = 'b10)

| 8-Bit Octet Number | Alternating Checkerboard | 1/0 Word Toggle | Ramp | PN9 | PN23 | User Repeat | User Single |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0x55 | 0x00 | (X) \% $2^{8}$ | 0x49 | 0xFF | UP1[15:9] | UP1[15:9] |
| 1 | $0 \times A A$ | 0xFF | $(X+1) \% 2^{8}$ | 0x6F | 0x5C | UP2[15:9] | UP2[15:9] |
| 2 | 0x55 | 0x00 | $(X+2) \% 2^{8}$ | 0xC9 | 0x00 | UP3[15:9] | UP3[15:9] |
| 3 | 0xAA | 0xFF | $(X+3) \% 2^{8}$ | 0xA9 | 0x29 | UP4[15:9] | UP4[15:9] |
| 4 | 0x55 | 0x00 | $(X+4) \% 2^{8}$ | 0x98 | 0xB8 | UP1[15:9] | 0x00 |
| 5 | 0xAA | 0xFF | $(X+5) \% 2^{8}$ | 0x0C | $0 \times 0 \mathrm{~A}$ | UP2[15:9] | 0x00 |
| 6 | 0x55 | 0x00 | $(\mathrm{X}+6) \% 2^{8}$ | 0x65 | 0x3D | UP3[15:9] | 0x00 |
| 7 | 0xAA | 0xFF | $(\mathrm{X}+7) \% 2^{8}$ | 0x1A | $0 \times 72$ | UP4[15:9] | 0x00 |
| 8 | 0x55 | 0x00 | $(\mathrm{X}+8) \% 2^{8}$ | 0x5F | 0x9B | UP1[15:9] | 0x00 |
| 9 | $0 \times A A$ | 0xFF | $(X+9) \% 2^{8}$ | 0xD1 | $0 \times 26$ | UP2[15:9] | 0x00 |
| 10 | 0x55 | 0x00 | $(X+10) \% 2^{8}$ | 0x63 | 0x43 | UP3[15:9] | 0x00 |
| 11 | 0xAA | 0xFF | $(X+11) \% 2^{8}$ | 0xAC | 0xFF | UP4[15:9] | 0x00 |

## Data Link Layer Test Modes

The data link layer test modes are implemented in the AD9234 as defined by Section 5.3.3.8.2 in the JEDEC JESD204B
Specification. These tests are shown in Register 0x574 Bits[2:0].

Test patterns inserted at this point are useful for verifying the functionality of the data link layer. When the data link layer test modes are enabled, disable SYNCINB $\pm$ by writing 0 xC 0 to Register 0x572.

## SERIAL PORT INTERFACE

The AD9234 SPI allows the user to configure the converter for specific functions or operations through a structured register space provided inside the ADC. The SPI gives the user added flexibility and customization, depending on the application. Addresses are accessed via the serial port and can be written to or read from via the port. Memory is organized into bytes that can be further divided into fields. These fields are documented in the Memory Map section. For detailed operational information, see the Serial Control Interface Standard (Rev. 1.0).

## CONFIGURATION USING THE SPI

Three pins define the SPI of this ADC: the SCLK pin, the SDIO pin, and the CSB pin (see Table 20). The SCLK (serial clock) pin synchronizes the read and write data presented from/to the ADC. The SDIO (serial data input/output) pin is a dual-purpose pin that allows data to be sent and read from the internal ADC memory map registers. The CSB (chip select bar) pin is an active low control that enables or disables the read and write cycles.

Table 20. Serial Port Interface Pins

| Pin | Function |
| :--- | :--- |
| SCLK | Serial clock. The serial shift clock input, which is used to <br> synchronize serial interface reads and writes. |
| SDIO | Serial data input/output. A dual-purpose pin that <br> typically serves as an input or an output, depending on <br> the instruction being sent and the relative position in the <br> timing frame. <br> Chip select bar. An active low control that gates the read <br> and write cycles. |

The falling edge of CSB, in conjunction with the rising edge of SCLK, determines the start of the framing. An example of the serial timing and its definitions can be found in Figure 3 and Table 5.

Other modes involving the CSB pin are available. The CSB pin can be held low indefinitely, which permanently enables the device; this is called streaming. The CSB pin can stall high between bytes to allow additional external timing. When CSB is tied high, SPI functions are placed in a high impedance mode. This mode turns on any SPI pin secondary functions.
All data is composed of 8 -bit words. The first bit of each individual byte of serial data indicates whether a read or write command is issued. This allows the SDIO pin to change direction from an input to an output.

In addition to word length, the instruction phase determines whether the serial frame is a read or write operation, allowing the serial port to be used both to program the chip and to read the contents of the on-chip memory. If the instruction is a readback operation, performing a readback causes the SDIO pin to change direction from an input to an output at the appropriate point in the serial frame.
Data can be sent in MSB first mode or in LSB first mode. MSB first is the default on power-up and can be changed via the SPI port configuration register. For more information about this and other features, see the Serial Control Interface Standard (Rev. 1.0).

## HARDWARE INTERFACE

The pins described in Table 20 comprise the physical interface between the user programming device and the serial port of the AD9234. The SCLK pin and the CSB pin function as inputs when using the SPI. The SDIO pin is bidirectional, functioning as an input during write phases and as an output during readback.
The SPI is flexible enough to be controlled by either FPGAs or microcontrollers. One method for SPI configuration is described in detail in the AN-812 Application Note, Microcontroller-Based Serial Port Interface (SPI) Boot Circuit.

Do not activate the SPI port during periods when the full dynamic performance of the converter is required. Because the SCLK signal, the CSB signal, and the SDIO signal are typically asynchronous to the ADC clock, noise from these signals can degrade converter performance. If the on-board SPI bus is used for other devices, it may be necessary to provide buffers between this bus and the AD9234 to prevent these signals from transitioning at the converter inputs during critical sampling periods.

## SPI ACCESSIBLE FEATURES

Table 21 provides a brief description of the general features that are accessible via the SPI. These features are described in detail in the Serial Control Interface Standard (Rev. 1.0). The AD9234 device specific features are described in the Memory Map section.

Table 21. Features Accessible Using the SPI

| Feature Name | Description |
| :--- | :--- |
| Mode | Allows the user to set either power-down mode or standby mode. |
| Clock | Allows the user to access the clock divider via the SPI. |
| DDC | Allows the user to set up decimation filters for different applications. |
| Test Input/Output | Allows the user to set test modes to have known data on output bits. |
| Output Mode | Allows the user to set up outputs. |
| SERDES Output Setup | Allows the user to vary SERDES settings such as swing and emphasis. |

## MEMORY MAP

## READING THE MEMORY MAP REGISTER TABLE

Each row in the memory map register table has eight bit locations. The memory map is divided into four sections: the Analog Devices SPI registers (Register 0x000 to Register 0x00D), the ADC function registers (Register 0x015 to Register 0x27A), The DDC function registers (Register 0x300 to Register 0x347), and the digital outputs and test modes registers (Register 0x550 to Register 0x5C5).

Table 22 (see the Memory Map section) documents the default hexadecimal value for each hexadecimal address shown. The column with the heading Bit 7 (MSB) is the start of the default hexadecimal value given. For example, Address 0x561, the output mode register, has a hexadecimal default value of $0 \times 01$. This means that Bit $0=1$, and the remaining bits are 0 s . This setting is the default output format value, which is twos complement. For more information on this function and others, see the Table 22.

## Open and Reserved Locations

All address and bit locations that are not included in Table 22 are not currently supported for this device. Write unused bits of a valid address location with 0 s unless the default value is set otherwise. Writing to these locations is required only when part of an address location is unassigned (for example, Address 0x561). If the entire address location is open (for example, Address 0x013), do not write to this address location.

## Default Values

After the AD9234 is reset, critical registers are loaded with default values. The default values for the registers are given in Table 22.

## Logic Levels

An explanation of logic level terminology follows:

- "Bit is set" is synonymous with "bit is set to Logic 1" or "writing Logic 1 for the bit."
- "Clear a bit" is synonymous with "bit is set to Logic 0 " or "writing Logic 0 for the bit."
- X denotes a don't care bit.


## Channel-Specific Registers

Some channel setup functions, such as the input termination (Register 0x016), can be programmed to a different value for each channel. In these cases, channel address locations are internally duplicated for each channel. These registers and bits are designated in Table 22 as local. These local registers and bits can be accessed by setting the appropriate Channel A or Channel B bits in Register 0x008. If both bits are set, the subsequent write affects the registers of both channels. In a read cycle, set only Channel A or Channel B to read one of the two registers. If both bits are set during an SPI read cycle, the device returns the value for Channel A. Registers and bits designated as global in Table 22 affect the entire device and the channel features for which independent settings are not allowed between channels. The settings in Register 0x005 do not affect the global registers and bits.

## SPI Soft Reset

After issuing a soft reset by programming 0x81 to Register 0x000, the AD9234 requires 5 ms to recover. When programming the AD9234 for application setup, ensure that an adequate delay is programmed into the firmware after asserting the soft reset and before starting the device setup.

## MEMORY MAP REGISTER TABLE

All address locations that are not included in Table 22 are not currently supported for this device and must not be written.
Table 22. Memory Map Registers

| Reg <br> Addr <br> (Hex) | Register <br> Name | Bit 7 <br> (MSB) | Bit 6 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

ADC Function Registers


| Reg Addr (Hex) | Register Name | $\begin{aligned} & \text { Bit } 7 \\ & \text { (MSB) } \end{aligned}$ | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x028 | Temperature diode (local) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Diode selection $0=$ no diode selected $1=$ temperature diode selected | 0x00 | Used in conjunction with Reg. 0x040 |
| 0x03F | PDWN/ STBY pin control (local) | $\begin{aligned} & \hline 0=\text { PDWN/ } \\ & \text { STBY } \\ & \text { enabled } \\ & 1= \\ & \text { disabled } \end{aligned}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Used in conjunction with Reg. $0 \times 040$ |
| 0x040 | Chip pin control | $\begin{array}{r} \text { PDWN/STB } \\ 00=\text { pow } \\ 01=\mathrm{st} \\ 10=\mathrm{di} \end{array}$ | Y function er down andby sabled |  | st Dete <br> Fast D <br> ESD20 <br> SD204 <br> ou <br> $111=$ | B) <br> output C output nal SYNC~ d | $\begin{array}{r} \mathrm{Fa} \\ 000= \\ 001= \\ 010= \\ 011 \end{array}$ | st Dete <br> Fast D <br> ESD20 <br> SD204 <br> ou <br> = temp <br> $111=$ | A) output C output nal SYNC~ <br> diode d | 0x3F |  |
| 0x10B | Clock divider | 0 | 0 | 0 | 0 | 0 |  | $\begin{aligned} & 000= \\ & 001= \\ & 011= \\ & 111= \end{aligned}$ |  | 0x00 |  |
| 0x10C | Clock divider phase (local) | 0 | 0 | 0 | 0 | Indep | ently control <br> clock divid <br> $00=0$ input <br> $01=1 / 2$ input <br> $10=1$ input <br> $1=1 \frac{1}{2}$ input <br> $00=2$ input <br> $1=21 / 2$ input <br> $1=71 / 2$ input | Chan <br> pha ock c lock c <br> ock cy clock <br> ock cy <br> lock <br> ... | d Channel B <br> layed <br> layed <br> ayed <br> layed <br> ayed <br> layed <br> layed | 0x00 |  |
| 0x10D | Clock divider and SYSREF control | Clock <br> divider <br> auto phase <br> adjust <br> $0=$ <br> disabled <br> $1=$ <br> enabled | 0 | 0 | 0 | Clock di $\begin{array}{r} 00=\text { no } \\ 01=10 \\ \text { neg } \\ 10=2 d \\ \text { neg } \\ 11=3 d \end{array}$ neg | der negative window gative skew ice clock of ve skew ice clocks of ve skew ice clocks of ve skew |  | der positive window ositive skew ice clock of ve skew ice clocks of ve skew ice clocks of ve skew | $0 \times 00$ | Clock divider must be $>1$ |
| 0x117 | Clock delay control | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Clock fine delay adjust enable $0=$ disabled 1 = enabled | 0x00 | Enabling the clock fine delay adjust causes a datapath reset |
| 0x118 | Clock fine delay (local) | Clock fine delay adjust[7:0], <br> twos complement coded control to adjust the fine sample clock skew in $\sim 1.7 \mathrm{ps}$ steps $\begin{aligned} & \leq-88=-151.7 \text { ps skew } \\ &-87=-150 \text { ps skew } \\ & \ldots \\ & 0=0 \text { ps skew } \\ & \ldots \\ & \geq+87=+150 \text { ps skew } \\ & \hline \end{aligned}$ |  |  |  |  |  |  |  | 0x00 | Used in conjunction with Reg. $0 \times 0117$ |
| 0x11C | Clock status | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $0=$ no input clock detected 1 = input clock detected | Read only |  |


| Reg Addr (Hex) | Register Name | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x120 | SYSREF $\pm$ <br> Control 1 | 0 | SYSREF $\pm$ <br> flag reset $0=$ normal operation 1 = flags held in reset | 0 | SYSREF $\pm$ transition select $0=$ low to high 1 = high to low | $\begin{aligned} & \hline \text { CLK } \pm \text { edge } \\ & \text { select } \\ & 0=\text { rising } \\ & 1=\text { falling } \end{aligned}$ | $\begin{array}{r} \hline \text { SYSREF } \pm \\ 00= \\ 01=\mathrm{cc} \\ 10= \end{array}$ | mode select <br> isabled <br> ntinuous <br> N shot | 0 | 0x00 |  |
| 0x121 | SYSREF $\pm$ <br> Control 2 | 0 | 0 | 0 | 0 | SYSREF $\pm$ N-shot ignore counter select $0000=$ next SYSREF $\pm$ Only <br> 0001 = ignore the first SYSREF $\pm$ transitions 0010 = ignore the first two SYSREF $\pm$ transitions <br> 1111 = ignore the first 16 SYSREF $\pm$ transitions |  |  |  | 0x00 | Mode select, Reg. 0x120, Bits[2:1], must be N shot |
| 0x123 | SYSREF $\pm$ timestamp delay control | 0 | $\begin{gathered} \hline \text { SYSREF } \pm \text { timestamp delay, Bits[6:0] } \\ 0 \times 00=\text { no delay } \\ 0 \times 01=1 \text { clock delay } \\ \ldots \\ 0 \times 7 \mathrm{~F}=127 \text { clocks delay } \\ \hline \end{gathered}$ |  |  |  |  |  |  | 0x00 | Ignored <br> when <br> Reg. <br> $0 \times 01 \mathrm{FF}$ <br> $=0 \times 00$ |
| 0x128 | SYSREF $\pm$ <br> Status 1 | SYSREF $\pm$ hold status, Register 0x128[7:4], refer to Table 14 |  |  |  | SYSREF $\pm$ setup status, Register 0x128[3:0], refer to Table 14 |  |  |  | Read only |  |
| 0x129 | SYSREF $\pm$ and clock divider status | 0 | 0 | 0 | 0 | Clock divi $\begin{aligned} & 0001=S \\ & 0010=S \end{aligned}$ <br> 001 <br> 010 <br> 010 <br> 111 | der phase wh <br> $0000=$ <br> YSREF $\pm$ is $1 / 2$ <br> SYSREF $\pm$ is 1 <br> $1=11 / 2$ input <br> $0=2$ input <br> $1=21 / 2$ input <br> $1=71 / 2$ input | en SYSREF $\pm$ in-phase ycle delayed ycle delayed lock cycles ock cycles d lock cycles lock cycles | was captured <br> from clock <br> from clock <br> layed <br> ayed <br> layed <br> layed | Read only |  |
| 0x12A | SYSREF $\pm$ counter |  | SYSRE | ounter, | [7:0] increm | ts when a | REF $\pm$ sign | is captured |  | Read only |  |
| 0x1FF | Chip sync mode | 0 | 0 | 0 | 0 | 0 | 0 | Synchron $00=$ <br> $01=$ t | ation mode ormal estamp | 0x00 |  |
| 0x200 | Chip application mode | 0 | 0 | Chip Q <br> ignore <br> $0=$ <br> normal <br> (I/Q) <br> $1=$ <br> ignore <br> (I- only) | 0 | 0 | 0 | $\begin{array}{r} \text { Chip ope } \\ 00=\text { full } \\ 01= \\ 10=\text { DDC } \end{array}$ | ating mode bandwidth ode DC 0 on 0 and DDC 1 | 0x00 |  |
| 0x201 | Chip decimation ratio | 0 | 0 | 0 | 0 | 0 | $000=f u$ | decimation sample rate 01 = decima | io select ecimate $=1$ ) by 2 | 0x00 |  |
| 0x228 | Customer offset | Offset adjust in LSBs from +127 to $\mathbf{- 1 2 8}$ (twos complement format) |  |  |  |  |  |  |  | 0x00 |  |
| 0x245 | Fast detect (FD) control (local) | 0 | 0 | 0 | 0 | Force FD_A/FD_B pins; $0=$ normal function; 1 = force to value | Force value of FD_A/ FD_B pins if force pins is true, this value is output on FD pins | 0 | Enable fast detect output | 0x00 |  |
| 0x247 | FD upper threshold LSB (local) | Fast detect upper threshold, Bits[7:0] |  |  |  |  |  |  |  | 0x00 |  |
| 0x248 | FD upper threshold MSB (local) | 0 | 0 | 0 | Fast detect upper threshold, Bits[12:8] |  |  |  |  | 0x00 |  |


| Reg Addr (Hex) | Register Name | Bit 7 <br> (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x249 | FD lower threshold LSB (local) | Fast detect lower threshold, Bits[7:0] |  |  |  |  |  |  |  | 0x00 |  |
| 0x24A | FD lower threshold MSB (local) | 0 | 0 | 0 | Fast detect lower threshold, Bits[12:8] |  |  |  |  | 0x00 |  |
| 0x24B | FD dwell time LSB (local) | Fast detect dwell time, Bits[7:0] |  |  |  |  |  |  |  | 0x00 |  |
| 0x24C | FD dwell time MSB (local) | Fast detect dwell time, Bits[15:8] |  |  |  |  |  |  |  | 0x00 |  |
| 0x26F | Signal ,onitor synchronizatio n control | 0 | 0 | 0 | 0 | 0 | 0 | Synchronization mode $00=$ disabled 01 = continuous 11 = one shot |  | 0x00 | Refer to the Signal Monitor section |
| 0x270 | Signal monitor control (local) | 0 | 0 | 0 | 0 | 0 | 0 | Peak detector $0=$ disabled 1 = enabled | 0 | 0x00 |  |
| $0 \times 271$ | Signal Monitor Period Register 0 (local) | Signal monitor period, Bits[7:0] |  |  |  |  |  |  |  | 0x80 | In decimated output clock cycles |
| 0x272 | Signal Monitor <br> Period <br> Register 1 <br> (local) | Signal monitor period, Bits[15:8] |  |  |  |  |  |  |  | 0x00 | In decimated output clock cycles |
| 0x273 | Signal Monitor <br> Period <br> Register 2 <br> (local) | Signal monitor period, Bits[23:16] |  |  |  |  |  |  |  | 0x00 | In decimated output clock cycles |
| 0x274 | Signal monitor result control (local) | 0 | 0 | 0 | Result update 1 = update results (self clear) |  | 0 | 0 | Result <br> selection <br> $0=$ reserved <br> $1=$ peak <br> detector | 0x01 |  |
| 0x275 | Signal Monitor Result Register 0 (local) | Signal monitor result, Bits[7:0] <br> When Register $0 \times 0274[0]=1$, result bits [19:7] = peak detector absolute value [12:0]; result bits [6:0] = 0 |  |  |  |  |  |  |  | Read only | Updated based on Reg. 0x274[4] |
| 0x276 | Signal Monitor Result Register 1 (local) | Signal monitor result, Bits[15:8] |  |  |  |  |  |  |  | Read only | Updated based on Reg. $0 \times 274[4]$ |
| 0x277 | Signal Monitor Result Register 1 (local) | 0 | 0 | 0 | 0 | Signal monitor result, Bits[19:16] |  |  |  | Read only | Updated based on Reg. 0x274[4] |
| 0x278 | Signal monitor period counter result (local) | Period count result, Bits[7:0] |  |  |  |  |  |  |  | Read only | Updated based on Reg. $0 \times 274[4]$ |
| 0x279 | Signal monitor SPORT over JESD204B control (local) | 0 | 0 | 0 | 0 | 0 | 0 | $\begin{gathered} 00=\text { reserved } \\ 11=\text { enable } \end{gathered}$ |  | 0x00 |  |
| 0x27A | SPORT over JESD204B input selection (local) | 0 | 0 | 0 | 0 | 0 | 0 | Peak detector 0 = disabled 1 = enabled | 0 | 0x00 |  |


| Reg Addr <br> (Hex) | Register Name | $\begin{array}{\|l\|l} \text { Bit } 7 \\ \text { (MSB) } \end{array}$ | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DDC Function Registers (See the Digital Downconverter (DDC) Section) |  |  |  |  |  |  |  |  |  |  |  |
| 0x300 | DDC synch control | 0 | 0 | 0 | $\begin{array}{\|l\|} \hline \text { DDC NCO } \\ \text { soft reset } \\ 0=\text { normal } \\ \text { operation } \\ 1=\text { reset } \\ \hline \end{array}$ | 0 | 0 |  | zation mode <br> by SYSREF $\pm$ ) <br> disabled <br> ntinuous <br> 1-shot |  |  |
| 0x310 | DDC 0 control | Mixer select 0 = real mixer $1=$ complex mixer | Gain select $0=0 \mathrm{~dB}$ gain $1=6 \mathrm{~dB}$ gain | IF fr $00=$ (m 01 $($ mix $10=$ $\left(f_{A D}\right.$ $11=$ inp | rmediate <br> cy) mode <br> ble IF mode <br> and NCO <br> abled) <br> z IF mode <br> passed, NCO <br> abled) <br> 4 Hz IF mode <br> ownmixing <br> ode) <br> mode (mixer <br> rced to +FS, <br> enabled) | Complex to real enable $0=$ disabled $1=$ enabled | 0 |  | n rate select ex to real abled) imate by 2 ex to real bled) imate by 1 | 0x00 |  |
| $0 \times 311$ | DDC 0 input selection | 0 | 0 | 0 | 0 | 0 | Q input select $\begin{aligned} & 0=\text { Ch } A \\ & 1=\text { Ch B } \end{aligned}$ | 0 | I input select $\begin{aligned} & 0=\mathrm{Ch} A \\ & 1=\mathrm{Ch} \mathrm{~B} \end{aligned}$ | 0x00 |  |
| 0x314 | $\begin{aligned} & \text { DDC 0 } \\ & \text { frequency LSB } \end{aligned}$ | DDC 0 NCO frequency value, Bits[7:0], twos complement |  |  |  |  |  |  |  | 0x00 |  |
| $0 \times 315$ | DDC0 <br> frequency MSB | X | X | X | X | DDC 0 NCO frequency value, Bits[11:8], twos complement |  |  |  | 0x00 |  |
| 0x320 | $\begin{aligned} & \text { DDC } 0 \text { phase } \\ & \text { LSB } \end{aligned}$ | DDC 0 NCO phase value, Bits[7:0], twos complement |  |  |  |  |  |  |  | 0x00 |  |
| $0 \times 321$ | DDC 0 phase MSB | X | X | X | X | DDC 0 NCO phase value, Bits[11:8], twos complement |  |  |  | 0x00 |  |
| 0x327 | DDC 0 output test mode selection | 0 | 0 | 0 | 0 | 0 | Q output test mode enable $0=$ disabled 1 = enabled from Ch B | 0 | I output test mode enable $0=$ disabled 1 = enabled from Ch A | 0x00 |  |
| 0x330 | DDC 1 control | Mixer select 0 = real mixer $1=$ complex mixer | Gain select $0=0 \mathrm{~dB}$ gain $1=6 \mathrm{~dB}$ gain | IF fr $00=$ (m 01 $($ mix $10=$ $\left(f_{A D}\right.$ $11=$ inp | rmediate <br> cy) mode <br> ble IF mode <br> and NCO <br> abled) <br> z IF mode <br> passed, NCO <br> abled) <br> 4 Hz IF mode <br> ownmixing <br> ode) <br> mode (mixer <br> rced to +FS, <br> enabled) | Complex to real enable $0=$ disabled $1=$ enabled | 0 | De <br> 1 <br> 1 | n rate select ex to real abled) imate by 2 ex to real bled) imate by 1 | 0x00 |  |
| $0 \times 331$ | DDC 1 input selection | 0 | 0 | 0 | 0 | 0 | Q input select $\begin{aligned} & 0=\text { Ch } A \\ & 1=\text { Ch } B \end{aligned}$ | 0 | I input select $\begin{aligned} & 0=C h A \\ & 1=\text { Ch B } \end{aligned}$ | 0x00 |  |
| 0x334 | $\begin{aligned} & \text { DDC } 1 \\ & \text { frequency LSB } \end{aligned}$ | DDC 1 NCO frequency value, Bits[7:0], twos complement |  |  |  |  |  |  |  | 0x00 |  |
| 0x335 | DDC 1 frequency MSB | X | X | X | X | DDC 1 NCO frequency value, Bits[11:8], twos complement |  |  |  | 0x00 |  |
| 0x340 | $\begin{aligned} & \text { DDC } 1 \text { phase } \\ & \text { LSB } \end{aligned}$ | DDC 1 NCO phase value, Bits[7:0], twos complement |  |  |  |  |  |  |  | 0x00 |  |
| 0x341 | DDC 1 phase MSB | X | X | X | X | DDC 1 NCO phase value, Bits[11:8], twos complement |  |  |  | 0x00 |  |


| Reg Addr (Hex) | Register Name | Bit 7 <br> (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x347 | DDC 1 output test mode selection | 0 | 0 | 0 | 0 | 0 | Q output test mode enable $0=$ disabled $1=$ enabled from Ch B | 0 | I output test mode enable $0=$ disabled 1 = enabled from Ch A | 0x00 |  |
| Digital Outputs and Test Modes |  |  |  |  |  |  |  |  |  |  |  |
| 0x550 | ADC test modes (local) | User pattern selection $0=$ continuous repeat 1 = single pattern | 0 | Reset PN <br> long gen <br> $0=$ long <br> PN <br> enable <br> 1 = long <br> PN reset | Reset PN short gen 0 = short PN enable 1 = short PN reset | Test mode selection $0000=$ off, normal operation 0001 = midscale short $0010=$ positive full scale 0011 = negative full scale <br> $0100=$ alternating checker board $0101=$ PN sequence, long $0110=$ PN sequence, short 0111 = 1/0 word toggle <br> $00=$ the user pattern test mode (used with gister $0 \times 550$, Bit 7 and user pattern (1, 2, 3, 4) registers), 1111 = ramp output |  |  |  |  |  |
| 0x551 | User Pattern 1 LSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Used with Reg. 0x550 and Reg. 0x573 |
| 0x552 | User Pattern 1 MSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Used with Reg. 0x550 and Reg. 0x573 |
| 0x553 | User Pattern 2 LSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Used with Reg. 0x550 and Reg. 0x573 |
| 0x554 | User Pattern 2 MSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Used with Reg. 0x550 and Reg. 0x573 |
| 0x555 | User Pattern 3 LSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Used with Reg. 0x550 and Reg. 0x573 |
| 0x556 | User Pattern 3 MSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Used with Reg. 0x550 and Reg. 0x573 |
| 0x557 | User Pattern 4 LSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Used with Reg. 0x550 and Reg. 0x573 |
| 0x558 | User Pattern 4 MSB | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Used with Reg. 0x550 and Reg. 0x573 |
| 0x559 | Output Mode Control 1 | 0 |  | r control Bit <br> = tie low <br> = overran <br> signal mo <br> fast detec <br> 101 = SYSR <br> ly used wh <br> ster 0x58F) | 1 selection <br> ( b 0 ) <br> e bit <br> itor bit <br> (FD) bit <br> $\pm$ <br> $n$ CS <br> 2 or 3 | 0 | Conve <br> 01 <br> 01 | $\begin{aligned} & \text { er cont } \\ & 00=\text { tie } \\ & 01=\text { ov } \\ & =\text { sign } \\ & =\text { fasto } \\ & 101= \\ & \text { nly use } \\ & \text { egister } \end{aligned}$ | ```O selection 'b0) e bit itor bit FD) bit \pm CS )=3``` | 0x00 |  |


| Reg Addr (Hex) | Register Name | Bit 7 <br> (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x55A | Output Mode Control 2 | 0 | 0 | 0 | 0 | 0 | Converter control Bit 2 selection $000=$ tie low ( 1 'b0) 001 = overrange bit $010=$ signal monitor bit 011 = fast detect (FD) bit 101 = SYSREF <br> Used when CS (Register 0x58F) = 1, 2, or 3 |  |  | 0x01 |  |
| 0x561 | Output mode | 0 | 0 | 0 | 0 | 0 | Sample invert $0=$ normal 1 = sample invert | Data format select 00 = offset binary 01 = twos complement |  | 0x01 |  |
| 0x562 | Output overrange (OR) clear | Virtual Converter 7 OR $0=$ OR bit enabled 1 = OR bit cleared | Virtual Converter 6 OR $0=$ OR bit enabled 1 = OR bit cleared | Virtual Converter 5 OR $0=O R$ <br> bit enabled $1=\mathrm{OR}$ bit cleared | Virtual Converter 4 OR $0=\mathrm{OR}$ bit enabled 1 = OR bit cleared | Virtual Con-verter 3 OR $0=$ OR bit enabled 1 = OR bit cleared | Virtual Converter 2 OR $0=$ OR bit enabled $1=$ OR bit cleared | Virtual Converter 1 OR $0=$ OR bit enabled $1=$ OR bit cleared | Virtual Converter 0 OR $0=$ OR bit enabled 1 = OR bit cleared | 0x00 |  |
| 0x563 | Output OR status | Virtual Converter 7 OR $\begin{aligned} & 0=\text { no OR } \\ & 1=O R \end{aligned}$ <br> occured | Virtual Converter 6 OR $0=$ no OR 1 = OR occured | Virtual Converter 5 OR $\begin{aligned} & 0=\text { no } O R \\ & 1=O R \end{aligned}$ <br> occured | Virtual Converter 4 OR $0=\text { no OR }$ $1 \text { = OR }$ <br> occured | Virtual Converter 3 OR $0=\text { no OR }$ $1 \text { = OR }$ <br> occured | Virtual Converter 2 OR $\begin{aligned} & 0=\text { no OR } \\ & 1=O R \end{aligned}$ <br> occured | Virtual Converter 1 OR $0=\text { no OR }$ $1=\mathrm{OR}$ <br> occured | Virtual Converter 0 OR $\begin{aligned} & 0=\text { no } O R \\ & 1=O R \end{aligned}$ <br> occured | 0x00 | Read only |
| 0x564 | Output channel select | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Converter channel swap $0=$ normal channel ordering 1 = channel swap enabled | 0x00 |  |
| 0x56E | JESD204B lane rate control | 0 | 0 | 0 | $\begin{aligned} & 0=\text { serial } \\ & \text { lane rate } \geq \\ & 6.25 \mathrm{Gbps} \\ & \text { and } \\ & \leq 12.5 \mathrm{Gbps} \\ & 1=\text { serial } \\ & \text { lane rate } \\ & \text { must be } \geq \\ & 3.125 \mathrm{Gbps} \\ & \text { and } \leq \\ & 6.25 \mathrm{Gbps} \end{aligned}$ | 0 | 0 | 0 | 0 | $\begin{array}{\|l\|} \hline 0 \times 00 \text { for } \\ \text { AD9234- } \\ 1000 ; \\ 0 \times 10 \text { for } \\ \text { AD9234- } \\ 500 \end{array}$ |  |
| 0x570 | JESD204B quick configuration | $\begin{gathered} \text { JESD204B quick configuration } \\ \mathrm{L}=\text { number of lanes }=2^{\text {Register } 0 \times 570, \text { Bits }[7: 6]} \\ \mathrm{M}=\text { number of converters }=2^{\text {Register } 0 \times 570, \text { Bits }[5: 3]} \\ \mathrm{F}=\text { number of octets/frame }=2^{\text {Register } 0 \times 570, \text { Bits }[2: 0]} \end{gathered}$ |  |  |  |  |  |  |  | 0x88 | Refer to Table 12 and Table 13 |
| 0x571 | JESD204B Link Mode Control 1 | Standby mode $0=$ all converter outputs 0 $1=$ CGS (/K28.5/) | $\begin{aligned} & \hline \text { Tail bit }(\mathrm{t}) \\ & \mathrm{PN} \\ & 0= \\ & \text { disable } \\ & 1= \\ & \text { enable } \\ & \mathrm{T}=\mathrm{N}^{\prime}- \\ & \mathrm{N}-\mathrm{CS} \end{aligned}$ | Long transport layer test $0=$ disable 1 = enable | Lane synchron- ization $0=$ disable FACI uses /K28.7/ $1=$ enable FACI uses /K28.3/ and /K28.7/ | ILAS sequen $00=$ ILAS dis 01 = ILAS en 11 = ILAS al mode | ce mode <br> abled <br> abled <br> ways on test | $\begin{aligned} & \hline \mathrm{FACl} \\ & 0= \\ & \text { enabled } \\ & 1= \\ & \text { disabled } \end{aligned}$ | Link control $0=$ active 1 = power down | 0x14 |  |


| Reg Addr (Hex) | Register Name | $\begin{aligned} & \text { Bit } 7 \\ & \text { (MSB) } \end{aligned}$ | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x572 | $\begin{aligned} & \text { JESD204B } \\ & \text { Link Mode } \\ & \text { Control } 2 \end{aligned}$ | SYNCINB $\pm p$ $00=$ norma 10 = ignore (force CGS) 11 = ignore (force ILAS/ | in control <br> SYNCINB $\pm$ <br> SYNCINB $\pm$ <br> user data) | SYNCINB $\pm$ pin invert $0=$ active low 1 = active high | SYNCINB $\pm$ pin type $0=$ differential $1=\mathrm{cmos}$ | 0 | $\begin{array}{\|l} \hline 8 \mathrm{~B} / 10 \mathrm{~B} \\ \text { bypass } \\ 0=\text { normal } \\ 1=\text { bypass } \end{array}$ | 8B/10B bit invert $0=$ normal 1 = invert the $a . . . j$ symbols | 0 | 0x00 |  |
| 0x573 | $\begin{aligned} & \text { JESD204B } \\ & \text { Link Mode } \\ & \text { Control } 3 \end{aligned}$ | CHKSUM 00 = sum link config 01 = sum o link con $10=$ check | $M$ mode of all 8-bit registers individual fig fields sum set to ro | Test inje $00=\mathrm{N}^{\prime}$ sa $01=10$ 8B/10B PHY $10=8-1$ <br> scramb | ction point smple input bit data at output (for testing) bit data at ler input |  | JESD204B tes normal opera 01 = alterna $0010=1 /$ =31-bit PN s <br> $=23$-bit PN s <br> = 15-bit PN s <br> $=9$-bit PN s <br> $=7$-bit PN s <br> $1000=r$ <br> 10 = continu <br> 1111 = si | mode patte ion (test mod ing checker word toggle quence- $X^{31}$ quence- $X^{23}$ quence- $X^{15}$ quence- $X^{9}$ quence- $X^{7}$ mp output us/repeat us gle user test | ns e disabled) oard $\begin{aligned} & +X^{28}+1 \\ & +X^{18}+1 \\ & +X^{14}+1 \\ & +X^{5}+1 \\ & +X^{6}+1 \end{aligned}$ <br> test | $0 \times 00$ |  |
| 0x574 | JESD204B Link Mode Control 4 | $\begin{gathered} 0000= \\ 0001=\text { tr } \end{gathered}$ $1111=$ | $\begin{array}{r} \text { ILAS } \\ \text { transmit ILA } \\ \text { SYNCINB } \pm \\ \text { ransmit ILAS } \\ \text { SYNCINB } \pm \\ \text { transmit ILA } \\ \text { SYNCINB } \pm \end{array}$ | delay S on first LM deasserted on second $L$ deasserted <br> S on $16^{\text {th }} \mathrm{LM}$ deasserted | FC after MFC after FC after | 0 | $\begin{array}{r} 000=\text { nort } \\ 001=\text { cont } \\ 100=\mathrm{mo} \\ 101= \\ 110= \end{array}$ | nk layer test al operation mode disabl nuous seque characters dified RPAT t JSPAT test s JTSPAT test | mode <br> (link layer test <br> d) <br> nce of /D21.5/ <br> st sequence quence equence | 0x00 |  |
| 0x578 | $\begin{aligned} & \text { JESD204B } \\ & \text { LMFC offset } \end{aligned}$ | 0 | 0 | 0 |  |  | ase offset va | ue, Bits[4:0] |  | $0 \times 00$ |  |
| 0x580 | $\begin{array}{\|l\|} \hline \text { JESD204B DID } \\ \text { config } \end{array}$ |  |  |  | JESD204B | ID | 7:0] |  |  | $0 \times 00$ |  |
| 0x581 | $\begin{array}{\|l\|} \hline \begin{array}{l} \text { JESD204B BID } \\ \text { config } \end{array} \\ \hline \end{array}$ | 0 | 0 | 0 | 0 |  | ESD204B Tx | D value, Bits | 7:0] | $0 \times 00$ |  |
| 0x583 | $\begin{aligned} & \text { JESD204B LID } \\ & \text { Config } 1 \end{aligned}$ | 0 | 0 | 0 |  |  | 0 LID value | [4:0] |  | $0 \times 00$ |  |
| 0x584 | $\begin{array}{\|l\|} \hline \text { JESD204B LID } \\ \text { Config } 2 \\ \hline \end{array}$ | 0 | 0 | 0 |  |  | 1 LID value, | its[4:0] |  | $0 \times 01$ |  |
| 0x585 | $\begin{aligned} & \text { JESD204B LID } \\ & \text { Config } 3 \end{aligned}$ | 0 | 0 | 0 |  |  | 2 LID value, | [4:0] |  | $0 \times 01$ |  |
| 0x586 | $\begin{aligned} & \text { JESD204B LID } \\ & \text { Config } 4 \\ & \hline \end{aligned}$ | 0 | 0 | 0 |  |  | 3 LID value, | [4:0] |  | $0 \times 03$ |  |
| 0x58B | $\begin{aligned} & \hline \text { JESD204B } \\ & \text { parameters } \\ & \text { SCR/L } \end{aligned}$ | ```JESD204B scrambling (SCR) 0= disabled 1 = enabled``` | 0 | 0 | 0 | 0 | 0 | JESD20 <br> $00=$ <br> $01=$ <br> $11=$ <br> Read <br> Regis | $\begin{aligned} & \text { 4B lanes (L) } \\ & =1 \text { lane } \\ & 2 \text { lanes } \\ & 4 \text { lanes } \\ & \text { only, see } \\ & \text { ter 0x570 } \end{aligned}$ | 0x8X |  |
| 0x58C | $\begin{aligned} & \text { JESD204B F } \\ & \text { config } \end{aligned}$ | Number of octets per frame, F = Register 0x58C, Bits[7:0] + 1 |  |  |  |  |  |  |  | 0x88 | Read only, see Reg. 0x570 |
| 0x58D | $\begin{array}{\|l\|} \hline \text { JESD204B K } \\ \text { config } \end{array}$ | 0 | 0 | $0$ | Number of frames per multiframe, $\mathrm{K}=$ Register 0x58D, Bits[4:0] + 1 Only values where ( $\mathrm{F} \times \mathrm{K}$ ) mod $4=0$ are supported |  |  |  |  | 0x1F | $\begin{aligned} & \text { See } \\ & \text { Reg. } 0 \times 570 \\ & \hline \end{aligned}$ |
| 0x58E | JESD204B M config | Number of converters per link, Bits[7:0] <br> $0 \times 00=$ link connected to one virtual converter $(M=1)$ <br> $0 \times 01=$ link connected to two virtual converters $(M=2)$ <br> $0 \times 03=$ link connected to four virtual converters $(M=4)$ <br> $0 \times 07=$ link connected to eight virtual converters $(M=8)$ |  |  |  |  |  |  |  |  | Read only |


| Reg Addr (Hex) | Register Name | $\begin{array}{\|l} \text { Bit } 7 \\ \text { (MSB) } \end{array}$ | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x58F | $\begin{array}{\|l\|} \hline \text { JESD204B } \\ \text { CS/N config } \end{array}$ | $\begin{array}{r} \begin{array}{r} \text { Number } \\ \text { bits (CS) } \\ 00=\text { no } \\ (C) \\ 01=1 \end{array} \\ =1) \text {; Cont } \\ 10=2 \text { cor } \\ =2) \text {; Cont } \\ \text { Control } \\ 11=3 \text { cor } \\ =3) \text { all co } \end{array}$ | f control er sample ntrol bits $=0$ ) rol bit (CS Bit 2 only rol bits (CS Bit 2 and it 1 only rol bits (CS trol bits (2, 0) | 0 |  |  | $\begin{aligned} & \text { onverter } \\ & 06=7-\mathrm{bit} \\ & \mathrm{D7}=8-\mathrm{bit} \\ & 08=9-\mathrm{bit} \\ & 9=10-\mathrm{bi} \\ & \mathrm{~A}=11-\mathrm{bi} \\ & \mathrm{~B}=12-\mathrm{bi} \\ & \mathrm{C}=13-\mathrm{bi} \\ & \mathrm{D}=14-\mathrm{bi} \\ & \mathrm{E}=15-\mathrm{bi} \\ & \mathrm{~F}=16-\mathrm{bi} \end{aligned}$ | ution ution ution lution lution olution olution lution olution lution lution |  | 0x0F |  |
| 0x0590 | JESD204B N' config | Subcl $000=\text { Sul }$ | s support (S version) lass 0 (no d latency) $1 \text { = Subclass }$ | ubclass <br> terministic <br> 1 |  |  | ber of bits $0 \times 7=$ $0 x F=$ | samp |  | 0x2F |  |
| 0x591 | $\begin{array}{\|l\|} \hline \text { JESD204B S } \\ \text { config } \\ \hline \end{array}$ | 0 | 0 | 1 |  |  | er conv <br> = Regis | ame |  |  | Read only |
| 0x592 | JESD204B <br> HD and CF configuration | HD value $0=$ disabled 1 = enabled | 0 | 0 |  | trol | per fram <br> = Regis | $\begin{aligned} & \mathrm{k} \mathrm{cycle} \\ & 592, \mathrm{Bi} \end{aligned}$ | (CF) | 0x80 | Read only |
| 0x5A0 | $\begin{aligned} & \text { JESD204B } \\ & \text { CHKSUM } 0 \end{aligned}$ | CHKSUM value for SERDOUT0 $\pm$, Bits[7:0] |  |  |  |  |  |  |  | 0x81 | Read only |
| 0x5A1 | $\begin{aligned} & \text { JESD204B } \\ & \text { CHKSUM } 1 \end{aligned}$ | CHKSUM value for SERDOUT1 $\pm$, Bits[7:0] |  |  |  |  |  |  |  | 0x82 | Read only |
| 0x5A2 | $\begin{aligned} & \text { JESD204B } \\ & \text { CHKSUM } 2 \end{aligned}$ | CHKSUM value for SERDOUT2 $\pm$, Bits[7:0] |  |  |  |  |  |  |  | 0x82 | Read only |
| 0x5A3 | $\begin{aligned} & \text { JESD204B } \\ & \text { CHKSUM } 3 \end{aligned}$ | CHKSUM value for SERDOUT3 $\pm$, Bits[7:0] |  |  |  |  |  |  |  | 0x84 | Read only |
| 0x5B0 | JESD204B lane power-down | 1 | $\begin{aligned} & \hline \text { SERD- } \\ & \text { OUT3 } \pm \\ & 0=\text { on } \\ & 1=\text { off } \end{aligned}$ | 1 | $\begin{aligned} & \text { SERD- } \\ & \text { OUT2 } \pm \\ & 0=\text { on } \\ & 1=\text { off } \end{aligned}$ | 1 | $\begin{aligned} & \hline \text { SERD- } \\ & \text { OUT1 } \pm \\ & 0=\text { on } \\ & 1=\text { off } \end{aligned}$ | 1 | $\begin{aligned} & \hline \text { SERDOUTO } \pm \\ & 0=\text { on } \\ & 1=\text { off } \end{aligned}$ | 0xAA |  |
| 0x5B2 | JESD204B lane SERDOUTO $\pm$ assign | X | X | X | X | 0 | $\begin{gathered} \text { SERDOUT0 } \pm \text { lane assignment } \\ 000=\text { Logical Lane } 0 \\ 001=\text { Logical Lane } 1 \\ 010=\text { Logical Lane } 2 \\ 011=\text { Logical Lane } 3 \\ \hline \end{gathered}$ |  |  | 0x00 |  |
| 0x5B3 | JESD204B lane SERDOUT1 $\pm$ assign | X | X | X | X | 0 | $\begin{gathered} \text { SERDOUT1 } \pm \text { lane assignment } \\ 000=\text { Logical Lane } 0 \\ 001=\text { Logical Lane } 1 \\ 010=\text { Logical Lane } 2 \\ 011=\text { Logical Lane } 3 \end{gathered}$ |  |  | 0x11 |  |
| 0x5B5 | JESD204B lane SERDOUT2 $\pm$ assign | X | X | X | X | 0 | SERDOUT2 $\pm$ lane assignment $000=$ Logical Lane 0 <br> 001 = Logical Lane 1 <br> 010 = Logical Lane 2 <br> 011 = Logical Lane 3 |  |  | 0x22 |  |
| 0x5B6 | JESD204B lane SERDOUT3 $\pm$ assign | X | X | X | X | 0 | $\begin{gathered} \text { SERDOUT3 } \pm \text { lane assignment } \\ 000=\text { Logical Lane } 0 \\ 001=\text { Logical Lane } 1 \\ 010=\text { Logical Lane } 2 \\ 011=\text { Logical Lane } 3 \end{gathered}$ |  |  | 0x33 |  |



## APPLICATIONS INFORMATION

## POWER SUPPLY RECOMMENDATIONS

The AD9234 must be powered by the following seven supplies: AVDD1 $=1.25 \mathrm{~V}, \mathrm{AVDD} 2=2.5 \mathrm{~V}, \mathrm{AVDD} 3=3.3 \mathrm{~V}, \mathrm{AVDD} 1 \_\mathrm{SR}=$ $1.25 \mathrm{~V}, \mathrm{DVDD}=1.25 \mathrm{~V}, \mathrm{DRVDD}=1.25 \mathrm{~V}$, and SPIVDD $=1.8 \mathrm{~V}$. For applications requiring an optimal high power efficiency and low noise performance, it is recommended that the ADP2164 and ADP2370 switching regulators be used to convert the 3.3 V , 5.0 V , or 12 V input rails to an intermediate rail ( 1.8 V and 3.8 V ). These intermediate rails are then postregulated by very low noise, low dropout (LDO) regulators (ADP1741, ADM7172, and ADP125). Figure 106 shows the recommended power supply scheme for AD9234.


Figure 106. High Efficiency, Low Noise Power Solution for the AD9234 It is not necessary to split all of these power domains in all cases. The recommended solution shown in Figure 106 provides the lowest noise, highest efficiency power delivery system for the AD9234. If only one 1.25 V supply is available, route to AVDD1 first and then tap it off and isolate it with a ferrite bead or a filter choke, preceded by decoupling capacitors for AVDD1_SR, SPIVDD, DVDD, and DRVDD, in that order. The user can employ several different decoupling capacitors to cover both high and low frequencies. These must be located close to the point of entry at the PCB level and close to the devices, with minimal trace lengths.

## EXPOSED PAD THERMAL HEAT SLUG RECOMMENDATIONS

It is required that the exposed pad on the underside of the ADC be connected to ground to achieve the best electrical and thermal performance of the AD9234. Connect an exposed continuous copper plane on the PCB to the AD9234 exposed pad, Pin 0 . The copper plane must have several vias to achieve the lowest possible resistive thermal path for heat dissipation to flow through the bottom of the PCB. These vias must be solder filled or plugged. The number of vias and the fill determine the resultant $\theta_{\text {JA }}$ measured on the board. This is shown in Table 7.

To maximize the coverage and adhesion between the ADC and PCB, partition the continuous copper plane by overlaying a silkscreen on the PCB into several uniform sections. This provides several tie points between the ADC and PCB during the reflow process, whereas using one continuous plane with no partitions only guarantees one tie point. See Figure 107 for a PCB layout example. For detailed information on packaging and the PCB layout of chip scale packages, see the AN-772 Application Note, A Design and Manufacturing Guide for the Lead Frame Chip Scale Package (LFCSP).


Figure 107. Recommended PCB Layout of Exposed Pad for the AD9234

## AVDD1_SR (PIN 57) AND AGND (PIN 56 AND PIN 60)

AVDD1_SR (Pin 57) and AGND (Pin 56 and Pin 60) can be used to provide a separate power supply node to the SYSREF $\pm$ circuits of AD9234. If running in Subclass 1, the AD9234 can support periodic one-shot or gapped signals. To minimize the coupling of this supply into the AVDD1 supply node, adequate supply bypassing is needed.

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-220-WMMD
Figure 108. 64-Lead Lead Frame Chip Scale Package [LFCSP_WQ]
$9 \mathrm{~mm} \times 9 \mathrm{~mm}$ Body, Very Thin Quad (CP-64-15)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD9234BCPZ-500 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 64-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-64-15 |
| AD9234BCPZRL7-500 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 64-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-64-15 |
| AD9234BCPZ-1000 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 64-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-64-15 |
| AD9234BCPZRL7-1000 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 64-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-64-15 |
| AD9234-500EBZ |  | Evaluation Board for AD9234-500 (Optimized for Full |  |
| AD9234-1000EBZ |  | Analog Input Frequency Range) |  |
|  |  | Evaluation Board for AD9234-1000 (Optimized for Full |  |
|  | Analog Input Frequency Range) |  |  |

${ }^{1} Z=$ RoHS Compliant Part.

# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
AD9234BCPZ-1000 AD9234-1000EBZ AD9234BCPZRL7-1000 AD9234BCPZ-500 AD9234BCPZRL7-500 AD9234-
500EBZ AD9234-LF1000EBZ AD9234-LF500EBZ


[^0]:    ${ }^{1}$ See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for definitions and for details on how these tests were completed.
    ${ }^{2}$ Noise density is measured at a low analog input frequency ( 30 MHz ).
    ${ }^{3}$ See Table 9 for recommended settings for the buffer current setting optimized for SFDR.
    ${ }^{4}$ Crosstalk is measured at 170 MHz with a -1.0 dBFS analog input on one channel and no input on the adjacent channel.
    ${ }^{5}$ Measured with circuit shown in Figure 64.

[^1]:    ${ }^{1}$ Differential and common-mode return loss is measured from 100 MHz to $0.75 \mathrm{MHz} \times$ baud rate.

[^2]:    ${ }^{1}$ RD means running disparity.

