

# 2.5 V/3.3 V, Four LVPECL Outputs, SiGe Clock Fanout Buffer

ADCLK944

#### **FEATURES**

Operating frequency: 7.0 GHz Broadband random jitter: 50 fs rms On-chip input terminations

Power supply (Vcc - VEE): 2.5 V to 3.3 V

#### **APPLICATIONS**

Low jitter clock distribution
Clock and data signal restoration
Level translation
Wireless communications
Wired communications
Medical and industrial imaging
ATE and high performance instrumentation

#### **GENERAL DESCRIPTION**

The ADCLK944 is an ultrafast clock fanout buffer fabricated on the Analog Devices, Inc., proprietary XFCB3 silicon germanium (SiGe) bipolar process. This device is designed for high speed applications requiring low jitter.

The device has a differential input equipped with center-tapped, differential, 100  $\Omega$  on-chip termination resistors. The input can accept dc-coupled LVPECL, CML, 3.3 V CMOS (single-ended), and ac-coupled 1.8 V CMOS, LVDS, and LVPECL inputs. A  $V_{\text{REF}}$  pin is available for biasing ac-coupled inputs.

#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

The ADCLK944 features four full-swing emitter-coupled logic (ECL) output drivers. For LVPECL (positive ECL) operation, bias  $V_{\rm CC}$  to the positive supply and  $V_{\rm EE}$  to ground. For ECL operation, bias  $V_{\rm CC}$  to ground and  $V_{\rm EE}$  to the negative supply.

The ECL output stages are designed to directly drive 800 mV each side into 50  $\Omega$  terminated to  $V_{\rm CC}$  – 2 V for a total differential output swing of 1.6 V.

The ADCLK944 is available in a 16-lead LFCSP and is specified for operation over the standard industrial temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C.

### **TABLE OF CONTENTS**

| Features                         | . 1 |
|----------------------------------|-----|
| Applications                     | . 1 |
| Functional Block Diagram         | . 1 |
| General Description              | . 1 |
| Revision History                 | . 2 |
| Specifications                   | . 3 |
| Clock Inputs and Outputs         | . 3 |
| Timing Characteristics           |     |
| Power                            | . 4 |
| Absolute Maximum Ratings         | . 5 |
| Determining Junction Temperature |     |

| ESD Caution5                                 |
|----------------------------------------------|
| Thermal Performance5                         |
| Pin Configuration and Function Descriptions6 |
| Typical Performance Characteristics          |
| Theory of Operation9                         |
| Clock Inputs9                                |
| Clock Outputs9                               |
| PCB Layout Considerations                    |
| Input Termination Options11                  |
| Outline Dimensions                           |
| Ordering Guide12                             |

### **REVISION HISTORY**

3/10—Revision 0: Initial Version

### **SPECIFICATIONS**

Typical values are given for  $V_{\text{CC}} - V_{\text{EE}} = 3.3 \text{ V}$  and  $T_{\text{A}} = 25^{\circ}\text{C}$ , unless otherwise noted. Minimum and maximum values are given for the full  $V_{CC} - V_{EE} = 3.3 \text{ V} + 10\%$  to 2.5 V - 5% and  $T_A = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$  variation, unless otherwise noted.

### **CLOCK INPUTS AND OUTPUTS**

Table 1.

| Parameter                    | Symbol          | Min                    | Тур              | Max             | Unit  | Test Conditions/Comments                          |
|------------------------------|-----------------|------------------------|------------------|-----------------|-------|---------------------------------------------------|
| DC INPUT CHARACTERISTICS     |                 |                        |                  |                 |       |                                                   |
| Input Common-Mode Voltage    | $V_{ICM}$       | V <sub>EE</sub> + 1.35 |                  | $V_{CC} - 0.1$  | V     |                                                   |
| Input Differential Voltage   | $V_{\text{ID}}$ | 0.4                    |                  | 3.4             | V p-p | ±1.7 V between input pins                         |
| Input Capacitance            | C <sub>IN</sub> |                        | 0.4              |                 | pF    |                                                   |
| Input Resistance             | R <sub>IN</sub> |                        |                  |                 |       |                                                   |
| Single-Ended Mode            |                 |                        | 50               |                 | Ω     |                                                   |
| Differential Mode            |                 |                        | 100              |                 | Ω     |                                                   |
| Common Mode                  |                 |                        | 50               |                 | kΩ    | V <sub>T</sub> open                               |
| Input Bias Current           |                 |                        | 20               |                 | μΑ    |                                                   |
| DC OUTPUT CHARACTERISTICS    |                 |                        |                  |                 |       |                                                   |
| Output Voltage High Level    | V <sub>OH</sub> | Vcc - 1.26             |                  | $V_{CC} - 0.76$ | V     | Load = $50 \Omega$ to $(V_{CC} - 2.0 V)$          |
| Output Voltage Low Level     | V <sub>OL</sub> | Vcc - 1.99             |                  | $V_{CC} - 1.54$ | V     | Load = 50 $\Omega$ to (V <sub>CC</sub> – 2.0 V)   |
| Output Voltage, Single-Ended | Vo              | 600                    |                  | 960             | mV    | V <sub>OH</sub> – V <sub>OL</sub> , output static |
| Voltage Reference            | $V_{REF}$       |                        |                  |                 |       |                                                   |
| Output Voltage               |                 |                        | $(V_{CC} + 1)/2$ |                 | V     | –500 μA to +500 μA                                |
| Output Resistance            |                 |                        | 250              |                 | Ω     |                                                   |

### **TIMING CHARACTERISTICS**

Table 2.

| Parameter                            | Symbol         | Min | Тур  | Max | Unit   | Test Conditions/Comments                                              |
|--------------------------------------|----------------|-----|------|-----|--------|-----------------------------------------------------------------------|
| AC PERFORMANCE                       |                |     |      |     |        |                                                                       |
| Maximum Output Frequency             |                | 6.2 | 7.0  |     | GHz    | Differential output voltage swing > 0.8 V (see Figure 4)              |
| Output Rise/Fall Time                | t <sub>R</sub> | 35  | 50   | 75  | ps     | 20% to 80%, measured differentially                                   |
| Propagation Delay                    | <b>t</b> PD    | 70  | 100  | 130 | ps     | $V_{ID} = 1.6 \text{ V p-p}$                                          |
| Temperature Coefficient              |                |     | 75   |     | fs/°C  |                                                                       |
| Output-to-Output Skew <sup>1</sup>   |                |     |      | 15  | ps     |                                                                       |
| Part-to-Part Skew                    |                |     |      | 35  | ps     | $V_{ID} = 1.6 \text{ V p-p}$                                          |
| Additive Time Jitter                 |                |     |      |     |        |                                                                       |
| Integrated Random Jitter             |                |     | 26   |     | fs rms | BW = 12 kHz to 20 MHz, CLK = 1 GHz                                    |
| Broadband Random Jitter <sup>2</sup> |                |     | 50   |     | fs rms | $V_{ID} = 1.6 \text{ V p-p, } 8 \text{ V/ns, } V_{ICM} = 2 \text{ V}$ |
| CLOCK OUTPUT PHASE NOISE             |                |     |      |     |        |                                                                       |
| Absolute Phase Noise                 |                |     |      |     |        | Input slew rate > 1 V/ns (see Figure 11)                              |
| $f_{IN} = 1 \text{ GHz}$             |                |     | -118 |     | dBc/Hz | 100 Hz offset                                                         |
|                                      |                |     | -135 |     | dBc/Hz | 1 kHz offset                                                          |
|                                      |                |     | -144 |     | dBc/Hz | 10 kHz offset                                                         |
|                                      |                |     | -150 |     | dBc/Hz | 100 kHz offset                                                        |
|                                      |                |     | -150 |     | dBc/Hz | >1 MHz offset                                                         |

<sup>&</sup>lt;sup>1</sup> The output-to-output skew is the difference between any two similar delay paths while operating at the same voltage and temperature. <sup>2</sup> Measured at the rising edge of the clock signal; calculated using the SNR of the ADC method.

### **POWER**

Table 3.

| Parameter                                  | Symbol                          | Min   | Тур | Max  | Unit | Test Conditions/Comments                   |
|--------------------------------------------|---------------------------------|-------|-----|------|------|--------------------------------------------|
| POWER SUPPLY                               |                                 |       |     |      |      |                                            |
| Supply Voltage Requirement                 | $V_{\text{CC}} - V_{\text{EE}}$ | 2.375 |     | 3.63 | V    | 3.3 V + 10% to 2.5 V - 5%                  |
| Power Supply Current                       |                                 |       |     |      |      | Static                                     |
| Negative Supply Current                    | I <sub>VEE</sub>                |       | 35  |      | mA   | $V_{CC} - V_{EE} = 2.5 \text{ V} \pm 5\%$  |
|                                            | I <sub>VEE</sub>                |       | 37  | 49   | mA   | $V_{CC} - V_{EE} = 3.3 \text{ V} \pm 10\%$ |
| Positive Supply Current                    | I <sub>VCC</sub>                |       | 139 |      | mA   | $V_{CC} - V_{EE} = 2.5 \text{ V} \pm 5\%$  |
|                                            | Ivcc                            |       | 138 | 165  | mA   | $V_{CC} - V_{EE} = 3.3 \text{ V} \pm 10\%$ |
| Power Supply Rejection <sup>1</sup>        | PSR <sub>VCC</sub>              |       | -3  |      | ps/V |                                            |
| Output Swing Supply Rejection <sup>2</sup> | PSR <sub>vcc</sub>              |       | 28  |      | dB   |                                            |

 $<sup>^1</sup>$  Change in  $t_{PD}$  per change in  $V_{CC}.$   $^2$  Change in output swing per change in  $V_{CC}.$ 

### **ABSOLUTE MAXIMUM RATINGS**

Table 4.

| 1 4016 4.                                                |                                      |
|----------------------------------------------------------|--------------------------------------|
| Parameter                                                | Rating                               |
| Supply Voltage                                           |                                      |
| $V_{\text{CC}} - V_{\text{EE}}$                          | 6.0 V                                |
| Input Voltage                                            |                                      |
| CLK, CLK                                                 | $V_{EE} - 0.5 V$ to $V_{CC} + 0.5 V$ |
| CLK to CLK                                               | ±1.8 V                               |
| Input Termination, $V_T$ to CLK, $\overline{CLK}$        | ±2 V                                 |
| Input Current, CLK, $\overline{\text{CLK}}$ to $V_T$ Pin | ±40 mA                               |
| (CML, LVPECL Termination)                                |                                      |
| Maximum Voltage on Output Pins                           | V <sub>CC</sub> + 0.5 V              |
| Maximum Output Current                                   | 35 mA                                |
| Voltage Reference (V <sub>REF</sub> )                    | V <sub>CC</sub> to V <sub>EE</sub>   |
| Operating Temperature                                    |                                      |
| Ambient Range                                            | -40°C to +85°C                       |
| Junction                                                 | 150°C                                |
| Storage Temperature Range                                | −65°C to +150°C                      |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **DETERMINING JUNCTION TEMPERATURE**

To determine the junction temperature on the application printed circuit board (PCB), use the following equation:

$$T_I = T_{CASE} + (\Psi_{IT} \times P_D)$$

where:

 $T_I$  is the junction temperature (°C).

 $T_{CASE}$  is the case temperature (°C) measured by the customer at the top center of the package.

 $\Psi_{JT}$  is as indicated in Table 5.

 $P_D$  is the power dissipation.

Values of  $\theta_{JA}$  are provided for package comparison and PCB design considerations.  $\theta_{JA}$  can be used for a first-order approximation of  $T_J$  using the following equation:

$$T_J = T_A + (\theta_{JA} \times P_D)$$

where  $T_A$  is the ambient temperature (°C).

Values of  $\theta_{JB}$  are provided in Table 5 for package comparison and PCB design considerations.

#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device.
Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### THERMAL PERFORMANCE

Table 5.

| Parameter                                              | Symbol         | Description                    | Value <sup>1</sup> | Unit |
|--------------------------------------------------------|----------------|--------------------------------|--------------------|------|
| Junction-to-Ambient Thermal Resistance                 |                |                                |                    |      |
| Still Air                                              | θја            | Per JEDEC JESD51-2             |                    |      |
| 0.0 m/sec Airflow                                      |                |                                | 78                 | °C/W |
| Moving Air                                             | Өлма           | Per JEDEC JESD51-6             |                    |      |
| 1.0 m/sec Airflow                                      |                |                                | 68                 | °C/W |
| 2.5 m/sec Airflow                                      |                |                                | 61                 | °C/W |
| Junction-to-Board Thermal Resistance                   | Өлв            | Per JEDEC JESD51-8             |                    |      |
| Moving Air                                             |                |                                |                    |      |
| 1.0 m/sec Airflow                                      |                |                                | 49                 | °C/W |
| Junction-to-Case Thermal Resistance (Die-to-Heat Sink) | θις            | Per MIL-STD-883, Method 1012.1 |                    |      |
| Still Air                                              |                |                                |                    |      |
| 0.0 m/sec Airflow                                      |                |                                | 1.5                | °C/W |
| Junction-to-Top-of-Package Characterization Parameter  | $\Psi_{ m JT}$ |                                |                    |      |
| Still Air                                              |                | Per JEDEC JESD51-2             |                    |      |
| 0.0 m/sec Airflow                                      |                |                                | 2.0                | °C/W |

<sup>&</sup>lt;sup>1</sup> Results are from simulations. The PCB is a JEDEC multilayer type. Thermal performance for actual applications requires careful inspection of the conditions in the application to determine whether they are similar to those assumed in these calculations.

### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

**Table 6. Pin Function Descriptions** 

| Pin No. | Mnemonic           | Description                                                                                                                   |
|---------|--------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 1       | CLK                | Differential Input (Positive).                                                                                                |
| 2       | V <sub>T</sub>     | Center Tap. This pin provides the center tap of a 100 $\Omega$ input resistor for the CLK and $\overline{\text{CLK}}$ inputs. |
| 3       | $V_{REF}$          | Reference Voltage. This pin provides the reference voltage for biasing ac-coupled CLK and CLK inputs.                         |
| 4       | CLK                | Differential Input (Negative).                                                                                                |
| 5, 16   | V <sub>EE</sub>    | Negative Supply Pin.                                                                                                          |
| 6, 7    | <del>Q3</del> , Q3 | Differential LVPECL Outputs.                                                                                                  |
| 8, 13   | Vcc                | Positive Supply Pin.                                                                                                          |
| 9, 10   | <del>Q</del> 2, Q2 | Differential LVPECL Outputs.                                                                                                  |
| 11, 12  | <del>Q</del> 1, Q1 | Differential LVPECL Outputs.                                                                                                  |
| 14, 15  | <del>Q</del> 0, Q0 | Differential LVPECL Outputs.                                                                                                  |
|         | EPAD               | The exposed pad must be connected to VEE.                                                                                     |

### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{CC} = 3.3 \text{ V}$ ,  $V_{EE} = 0.0 \text{ V}$ ,  $V_{ICM} = V_{REF}$ ,  $T_A = 25$ °C, clock outputs terminated at 50  $\Omega$  to  $V_{CC} - 2$  V, unless otherwise noted.



Figure 3. LVPECL Differential Output Waveform at 200 MHz



Figure 4. Differential Output Voltage Swing vs. Frequency



Figure 5. Propagation Delay vs. Differential Input Voltage Swing



Figure 6. LVPECL Differential Output Waveform at 1000 MHz



Figure 7. Differential Output Voltage Swing vs. Power Supply Voltage and Temperature,  $V_{ID} = 1.6 \text{ V p-p}$ 



Figure 8. Propagation Delay vs. DC Common-Mode Voltage



Figure 9. Power Supply Current vs. Power Supply Voltage and Temperature, All Outputs Loaded (50  $\Omega$  to V  $_{\rm CC}$  - 2 V)



Figure 10. Absolute Phase Noise Measured at 1 GHz with Agilent E5052B



Figure 11. Random Jitter vs. Input Slew Rate,  $V_{ID}$  Method

## THEORY OF OPERATION CLOCK INPUTS

The ADCLK944 accepts a differential clock input and distributes it to all four LVPECL outputs. The maximum specified frequency is the point at which the output voltage swing is 50% of the standard LVPECL swing (see Figure 4).

The device has a differential input equipped with center-tapped, differential,  $100~\Omega$  on-chip termination resistors. The input can accept dc-coupled LVPECL, CML, 3.3~V CMOS (single-ended, 3.3~V operation only), and ac-coupled 1.8~V CMOS, LVDS, and LVPECL inputs. A  $V_{REF}$  pin is available for biasing ac-coupled inputs (see Figure 20 and Figure 21).

Maintain the differential input voltage swing from approximately 400 mV p-p to no more than 3.4 V p-p. See Figure 18 through Figure 21 for various clock input termination schemes.

Output jitter performance is significantly degraded by an input slew rate below 1 V/ns, as shown in Figure 11. The ADCLK944 is specifically designed to minimize added random jitter over a wide input slew rate range. Whenever possible, clamp excessively large input signals with fast Schottky diodes because attenuators reduce the slew rate. Input signal runs of more than a few centimeters should be over low loss dielectrics or cables with good high frequency characteristics.

#### **CLOCK OUTPUTS**

The specified performance necessitates using proper transmission line terminations. The LVPECL outputs of the ADCLK944 are designed to directly drive 800 mV into a 50  $\Omega$  cable or into microstrip/stripline transmission lines terminated with 50  $\Omega$  referenced to  $V_{\rm CC}-2$  V, as shown in Figure 13. The LVPECL output stage is shown in Figure 12. The outputs are designed for best transmission line matching. If high speed signals must be routed more than a centimeter, either the microstrip or the stripline technique is required to ensure proper transition times and to prevent excessive output ringing and pulse-width-dependent propagation delay dispersion.



Figure 12. Simplified Schematic Diagram of the LVPECL Output Stage

Figure 13 through Figure 16 depict various LVPECL output termination schemes. When dc-coupled,  $V_{\text{CC}}$  of the receiving buffer should match VS\_DRV.



Figure 13. DC-Coupled, 3.3 V LVPECL

Thevenin-equivalent termination uses a resistor network to provide 50  $\Omega$  termination to a dc voltage that is below  $V_{OL}$  of the LVPECL driver. In this case, VS\_DRV on the ADCLK944 should equal  $V_{CC}$  of the receiving buffer. Although the resistor combination shown in Figure 14 results in a dc bias point of VS\_DRV - 2 V, the actual common-mode voltage is VS\_DRV - 1.3 V because there is additional current flowing from the ADCLK944 LVPECL driver through the pull-down resistor.



Figure 14. DC-Coupled, 3.3 V LVPECL Far-End Thevenin Termination

LVPECL Y-termination (see Figure 15) is an elegant termination scheme that uses the fewest components and offers both odd- and even-mode impedance matching. Even-mode impedance matching is an important consideration for closely coupled transmission lines at high frequencies. Its main drawback is that it offers limited flexibility for varying the drive strength of the emitter-follower LVPECL driver. This can be an important consideration when driving long trace lengths but is usually not an issue.



Figure 15. DC-Coupled, 3.3 V LVPECL Y-Termination



Figure 16. AC-Coupled LVPECL with Parallel Transmission Line

#### **PCB LAYOUT CONSIDERATIONS**

The ADCLK944 buffer is designed for very high speed applications. Consequently, high speed design techniques must be used to achieve the specified performance. It is critically important to use low impedance supply planes for both the negative supply ( $V_{\text{EE}}$ ) and the positive supply ( $V_{\text{CC}}$ ) planes as part of a multilayer board. Providing the lowest inductance return path for switching currents ensures the best possible performance in the target application.

The following references to the ground plane assume that the  $V_{\text{EE}}$  power plane is grounded for LVPECL operation. Note that, for ECL operation, the  $V_{\text{CC}}$  power plane becomes the ground plane.

It is also important to adequately bypass the input and output supplies. Place a 1  $\mu F$  electrolytic bypass capacitor within several inches of each  $V_{\rm CC}$  power supply pin to the ground plane. In addition, place multiple high quality 0.001  $\mu F$  bypass capacitors as close as possible to each  $V_{\rm CC}$  supply pin, and connect the capacitors to the ground plane with redundant vias. Select high frequency bypass capacitors for minimum inductance and ESR. To improve the effectiveness of the bypass at high frequencies, minimize parasitic layout inductance. Also, avoid discontinuities along input and output transmission lines; such discontinuities can affect jitter performance.

In a 50  $\Omega$  environment, input and output matching have a significant impact on performance. The buffer provides internal 50  $\Omega$  termination resistors for both the CLK and  $\overline{\text{CLK}}$  inputs. Normally, the return side is connected to the reference pin that is provided. Bypass the termination potential using ceramic capacitors to prevent undesired aberrations on the input signal due to parasitic inductance in the termination return path. If the inputs are dccoupled to a source, take care to ensure that the pins are within the rated input differential and common-mode voltage ranges.

If the return is floated, the device exhibits a 100  $\Omega$  cross-termination, but the source must then control the common-mode voltage and supply the input bias currents.

ESD/clamp diodes between the input pins prevent the application from developing excessive offsets to the input transistors. ESD diodes are not optimized for best ac performance. When a clamp is required, it is recommended that appropriate external diodes be used.

#### **Exposed Metal Paddle**

The exposed metal paddle on the ADCLK944 package is both an electrical connection and a thermal enhancement. For the device to function properly, the paddle must be properly attached to the  $V_{\rm EE}$  pins.

When properly mounted, the ADCLK944 also dissipates heat through its exposed paddle. The PCB acts as a heat sink for the ADCLK944. The PCB attachment must provide a good thermal path to a larger heat dissipation area. This requires a grid of vias from the top layer of the PCB down to the  $V_{\text{EE}}$  power plane (see Figure 17). The ADCLK944 evaluation board (ADCLK944/PCBZ) provides an example of how to attach the part to the PCB.



Figure 17. PCB Land for Attaching Exposed Paddle

### **INPUT TERMINATION OPTIONS**



Figure 18. Interfacing to CML Inputs



Figure 19. Interfacing to PECL Inputs



Figure 20. AC Coupling Differential Signal Inputs, Such as LVDS



CONNECT  $\rm V_T, \rm V_{REF}, \rm AND \ \overline{CLK}$  TOGETHER. PLACE A BYPASS CAPACITOR FROM  $\rm V_T$  TO GROUND.

ALTERNATIVELY, V<sub>T</sub>, V<sub>REF</sub>, AND CLK CAN BE CONNECTED TOGETHER, GIVING A CLEANER LAYOUT AND A 180° PHASE SHIFT.

Figure 21. Interfacing to AC-Coupled, Single-Ended Inputs

### **OUTLINE DIMENSIONS**



### COMPLIANT TO JEDEC STANDARDS MO-220-WEED-6.

Figure 22. 16-Lead Lead Frame Chip Scale Package [LFCSP\_WQ]  $3 \text{ mm} \times 3 \text{ mm Body, Very Very Thin Quad}$ (CP-16-18) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description | Package Option | Branding Code |  |  |  |  |
|--------------------|-------------------|---------------------|----------------|---------------|--|--|--|--|
| ADCLK944BCPZ-R2    | −40°C to +85°C    | 16-Lead LFCSP_WQ    | CP-16-18       | Y2K           |  |  |  |  |
| ADCLK944BCPZ-R7    | −40°C to +85°C    | 16-Lead LFCSP_WQ    | CP-16-18       | Y2K           |  |  |  |  |
| ADCLK944BCPZ-WP    | −40°C to +85°C    | 16-Lead LFCSP_WQ    | CP-16-18       | Y2K           |  |  |  |  |
| ADCLK944/PCBZ      |                   | Evaluation Board    |                |               |  |  |  |  |

 $<sup>^{1}</sup>$  Z = RoHS Compliant Part.

### **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Analog Devices Inc.:

ADCLK944BCPZ-R2 ADCLK944BCPZ-R7 ADCLK944/PCBZ ADCLK944BCPZ-WP