# 0.8 A, Low V<sub>IN</sub>, Low Dropout Linear Regulator **Data Sheet** ADP1752/ADP1753 #### **FEATURES** Maximum output current: 0.8 A Input voltage range: 1.6 V to 3.6 V Low shutdown current: <2 $\mu$ A Very low dropout voltage: 70 mV at 0.8 A load Initial accuracy: ±1% Accuracy over line, load, and temperature: $\pm 2\%$ 7 fixed output voltage options with soft start 0.75 V to 2.5 V (ADP1752) Adjustable output voltage option with soft start 0.75 V to 3.3 V (ADP1753) **High PSRR** 65 dB at 1 kHz 65 dB at 10 kHz 54 dB at 100 kHz 23 µV rms at 0.75 V output Stable with small 4.7 µF ceramic output capacitor **Excellent load and line transient response** **Current-limit and thermal overload protection** **Power-good indicator** Logic-controlled enable **Reverse current protection** #### **APPLICATIONS** Server computers Memory components Telecommunications equipment Network equipment DSP/FPGA/microprocessor supplies Instrumentation equipment/data acquisition systems #### **GENERAL DESCRIPTION** The ADP1752/ADP1753 are low dropout (LDO) CMOS linear regulators that operate from 1.6 V to 3.6 V and provide up to 800 mA of output current. These low $V_{\rm IN}/V_{\rm OUT}$ LDOs are ideal for regulation of nanometer FPGA geometries operating from 2.5 V down to 1.8 V I/O rails, and for powering core voltages down to 0.75 V. Using an advanced proprietary architecture, they provide high power supply rejection ratio (PSRR) and low noise, and achieve excellent line and load transient response with only a small 4.7 $\mu F$ ceramic output capacitor. The ADP1752 is available in seven fixed output voltage options. The ADP1753 is the adjustable version, which allows output #### TYPICAL APPLICATION CIRCUITS Figure 1. ADP1752 with Fixed Output Voltage, 1.5 V Figure 2. ADP1753 with Adjustable Output Voltage, 0.75 V to 3.3 V voltages that range from 0.75 V to 3.3 V via an external divider. The ADP1752/ADP1753 allow an external soft start capacitor to be connected to program the startup. A digital power-good output allows power system monitors to check the health of the output voltage. The ADP1752/ADP1753 are available in a 16-lead, 4 mm $\times$ 4 mm LFCSP, making them not only very compact solutions, but also providing excellent thermal performance for applications that require up to 800 mA of output current in a small, low profile footprint. # **TABLE OF CONTENTS** | Features | |-------------------------------------------------------------------------------------------------------------------------| | Applications1 | | Typical Application Circuits | | General Description1 | | Revision History | | Specifications | | Input and Output Capacitor, Recommended Specifications 4 | | Absolute Maximum Ratings | | Thermal Data5 | | Thermal Resistance | | ESD Caution5 | | Pin Configurations and Function Descriptions6 | | Typical Performance Characteristics | | Theory of Operation | | REVISION HISTORY 1/15—Rev. G to Rev. H | | Changes to Ordering Guide | | 4/14—Rev. F to Rev. G | | | | Changes to Figure 1 and Figure 2 | | Changes to Figure 3 and Figure 4 | | Updated Outline Dimensions | | Changes to Ordering Guide | | 1/14—Rev. E to Rev. F | | Changes to Ordering Guide | | 6/13—Rev. D to Rev. E | | Changed Adjustable Output Voltage Option with Soft Start (ADP1755) from 0.75 V to 3.0 V to 0.75 V to 3.3 V (Throughout) | | 12/12—Rev. C to Rev. D | | Added Junction Temperature of 150°C, Table 35 | | Soft Start Function (ADP1752/ADP1753)1 | . 1 | |----------------------------------------------------------------------------|-----| | Adjustable Output Voltage (ADP1753)1 | 2 | | Enable Feature1 | 2 | | Power-Good Feature 1 | 2 | | Reverse Current Protection Feature 1 | .3 | | Applications Information | 4 | | Capacitor Selection1 | 4 | | Undervoltage Lockout1 | .5 | | Current-Limit and Thermal Overload Protection 1 | .5 | | Thermal Considerations1 | .5 | | PCB Layout Considerations1 | 8 | | Outline Dimensions | 9 | | Ordering Guide1 | 9 | | | | | 9/12—Rev. B to Rev. C | | | Changes to Table 3 | | | 2/10—Rev. A to Rev. B | | | Changes to Table 4 | | | 4/09—Rev. 0 to Rev. A | | | Changes to Adjustable Output Voltage Accuracy (ADP1753) Parameter, Table 1 | | 10/08—Revision 0: Initial Version ## **SPECIFICATIONS** $V_{\rm IN} = (V_{\rm OUT} + 0.4 \ V) \ or \ 1.6 \ V \ (whichever is \ greater), \\ I_{\rm OUT} = 10 \ mA, \\ C_{\rm IN} = C_{\rm OUT} = 4.7 \ \mu F, \\ T_{\rm A} = 25 ^{\circ} C, \ unless \ otherwise \ noted.$ Table 1. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |---------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------|------|-------|----------| | INPUT VOLTAGE RANGE | V <sub>IN</sub> | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 1.6 | | 3.6 | V | | OPERATING SUPPLY CURRENT <sup>1</sup> | I <sub>GND</sub> | $I_{OUT} = 500 \mu A$ | | 90 | | μΑ | | | | I <sub>OUT</sub> = 100 mA | | 400 | | μΑ | | | | $I_{OUT} = 100 \text{ mA}, T_J = -40^{\circ}\text{C to} + 125^{\circ}\text{C}$ | | | 800 | μΑ | | | | I <sub>OUT</sub> = 0.8 A | | 0.9 | | mA | | | | $I_{OUT} = 0.8 \text{ A, T}_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 1.2 | mA | | SHUTDOWN CURRENT | $I_{GND-SD}$ | $EN = GND, V_{IN} = 1.6 V$ | | 2 | 6 | μΑ | | | | $EN = GND$ , $V_{IN} = 1.6 \text{ V}$ , $T_{J} = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | | | 30 | μΑ | | | | $EN = GND$ , $V_{IN} = 3.6 \text{ V}$ , $T_{J} = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | | | 100 | μΑ | | OUTPUT VOLTAGE ACCURACY | | | | | | | | Fixed Output Voltage Accuracy | V <sub>OUT</sub> | Ι <sub>ΟυΤ</sub> = 10 mA | -1 | | +1 | % | | (ADP1752) | | I <sub>OUT</sub> = 10 mA to 0.8 A | -1.5 | | +1.5 | % | | | | $10 \text{ mA} < I_{OUT} < 0.8 \text{ A}, T_J = -40^{\circ}\text{C to} + 125^{\circ}\text{C}$ | -2 | | +2 | % | | Adjustable Output Voltage Accuracy | V <sub>ADJ</sub> | Ι <sub>ΟυΤ</sub> = 10 mA | 0.495 | 0.5 | 0.505 | V | | (ADP1753) <sup>2</sup> | | $I_{OUT} = 10 \text{ mA to } 0.8 \text{ A}$ | 0.492 | | 0.508 | V | | | | $10 \text{ mA} < I_{OUT} < 0.8 \text{ A}, T_J = -40^{\circ}\text{C to} + 125^{\circ}\text{C}$ | 0.490 | | 0.510 | V | | LINE REGULATION | $\Delta V_{OUT}/\Delta V_{IN}$ | $V_{IN} = (V_{OUT} + 0.4 \text{ V}) \text{ to } 3.6 \text{ V}, T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | -0.3 | | +0.3 | %/V | | LOAD REGULATION <sup>3</sup> | ΔV <sub>ουτ</sub> /ΔΙ <sub>ουτ</sub> | $I_{OUT} = 10 \text{ mA to } 0.8 \text{ A, T}_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 0.8 | %/A | | DROPOUT VOLTAGE⁴ | V <sub>DROPOUT</sub> | I <sub>OUT</sub> = 100 mA, V <sub>OUT</sub> ≥ 1.8 V | | 10 | | mV | | | | $I_{OUT} = 100 \text{ mA}, V_{OUT} \ge 1.8 \text{ V}, T_J = -40^{\circ}\text{C to} + 125^{\circ}\text{C}$ | | | 16 | mV | | | | $I_{OUT} = 0.8 \text{ A, } V_{OUT} \ge 1.8 \text{ V}$ | | 70 | | mV | | | | $I_{OUT} = 0.8 \text{ A}, V_{OUT} \ge 1.8 \text{ V}, T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 140 | mV | | START-UP TIME <sup>5</sup> | tstart-up | $C_{SS} = 0$ nF, $I_{OUT} = 10$ mA | | 200 | | μs | | | | $C_{SS} = 10 \text{ nF, } I_{OUT} = 10 \text{ mA}$ | | 5.2 | | ms | | CURRENT-LIMIT THRESHOLD <sup>6</sup> | I <sub>LIMIT</sub> | | 1 | 1.4 | 5 | Α | | THERMAL SHUTDOWN | | | | | | | | Thermal Shutdown Threshold | TS <sub>SD</sub> | T <sub>J</sub> rising | | 150 | | °C | | Thermal Shutdown Hysteresis | TS <sub>SD-HYS</sub> | | | 15 | | °C | | PG OUTPUT LOGIC LEVEL | | | | | | | | PG Output Logic High | PG <sub>HIGH</sub> | $1.6 \text{ V} \le \text{V}_{\text{IN}} \le 3.6 \text{ V}, \text{I}_{\text{OH}} < 1 \mu\text{A}$ | 1.0 | | | V | | PG Output Logic Low | $PG_{LOW}$ | $1.6 \text{ V} \le \text{V}_{IN} \le 3.6 \text{ V}, I_{OL} < 2 \text{ mA}$ | | | 0.4 | V | | PG Output Delay from EN Transition | | $1.6 \text{ V} \le V_{IN} \le 3.6 \text{ V}, C_{SS} = 10 \text{ nF}$ | | 5.5 | | ms | | Low to High | | | | | | | | PG OUTPUT THRESHOLD | | | | | | | | Output Voltage Falling | PG <sub>FALL</sub> | $1.6 \text{ V} \leq \text{V}_{\text{IN}} \leq 3.6 \text{ V}$ | | -10 | | % | | Output Voltage Rising | PG <sub>RISE</sub> | $1.6 \text{ V} \le \text{V}_{\text{IN}} \le 3.6 \text{ V}$ | | -6.5 | | % | | EN INPUT | | | | | | | | EN Input Logic High | V <sub>IH</sub> | $1.6 \text{ V} \leq \text{V}_{\text{IN}} \leq 3.6 \text{ V}$ | 1.2 | | | V | | EN Input Logic Low | V <sub>IL</sub> | $1.6 \text{ V} \leq V_{\text{IN}} \leq 3.6 \text{ V}$ | | | 0.4 | V | | EN Input Leakage Current | V <sub>I-LEAKAGE</sub> | EN = VIN or GND | | 0.1 | 1 | μΑ | | UNDERVOLTAGE LOCKOUT | UVLO | T 4005 : 40505 | | | 4.50 | <b> </b> | | Input Voltage Rising | UVLORISE | $T_J = -40^{\circ}\text{C to} + 125^{\circ}\text{C}$ | 1.25 | | 1.58 | V | | Input Voltage Falling | UVLOFALL | $T_{J} = -40^{\circ}\text{C to } + 125^{\circ}\text{C}$ | 1.25 | 465 | | V | | Hysteresis | UVLO <sub>HYS</sub> | T <sub>J</sub> = 25°C | | 100 | 1.5 | mV | | SOFT START CURRENT | Iss | $1.6 \text{ V} \le \text{V}_{\text{IN}} \le 3.6 \text{ V}$ | 0.6 | 0.9 | 1.2 | μΑ | | ADJ INPUT BIAS CURRENT (ADP1753) | ADJ <sub>I-BIAS</sub> | $1.6 \text{ V} \le V_{IN} \le 3.6 \text{ V}, T_J = -40^{\circ}\text{C to} + 125^{\circ}\text{C}$ | | 10 | 150 | nA | | SENSE INPUT BIAS CURRENT | SNS <sub>I-BIAS</sub> | $1.6\mathrm{V} \leq \mathrm{V_{IN}} \leq 3.6\mathrm{V}$ | ] | 10 | | μΑ | | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |------------------------------|----------------------|------------------------------------------------------|-----|-----|-----|--------| | OUTPUT NOISE | OUT <sub>NOISE</sub> | 10 Hz to 100 kHz, V <sub>OUT</sub> = 0.75 V | | 23 | | μV rms | | | | 10 Hz to 100 kHz, V <sub>OUT</sub> = 2.5 V | | 65 | | μV rms | | POWER SUPPLY REJECTION RATIO | PSRR | $V_{IN} = V_{OUT} + 1 V$ , $I_{OUT} = 10 \text{ mA}$ | | | | | | | | 1 kHz, V <sub>OUT</sub> = 0.75 V | | 65 | | dB | | | | 1 kHz, V <sub>OUT</sub> = 2.5 V | | 56 | | dB | | | | 10 kHz, V <sub>OUT</sub> = 0.75 V | | 65 | | dB | | | | 10 kHz, V <sub>OUT</sub> = 2.5 V | | 56 | | dB | | | | 100 kHz, V <sub>OUT</sub> = 0.75 V | | 54 | | dB | | | | 100 kHz, V <sub>OUT</sub> = 2.5 V | | 51 | | dB | $<sup>^{1}</sup>$ Minimum output load current is 500 $\mu$ A. #### INPUT AND OUTPUT CAPACITOR, RECOMMENDED SPECIFICATIONS Table 2. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |---------------------------------------------------|------------------|------------------------------------------------------|-------|-----|-----|------| | MINIMUM INPUT AND OUTPUT CAPACITANCE <sup>1</sup> | C <sub>MIN</sub> | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 3.3 | | | μF | | CAPACITOR ESR | R <sub>ESR</sub> | $T_A = -40^{\circ}\text{C to} + 125^{\circ}\text{C}$ | 0.001 | | 0.1 | Ω | <sup>&</sup>lt;sup>1</sup> The minimum input and output capacitance should be greater than 3.3 μF over the full range of operating conditions. The full range of operating conditions in the application must be considered during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended; Y5V and Z5U capacitors are not recommended for use with this LDO. <sup>&</sup>lt;sup>2</sup> Accuracy when VOUT is connected directly to ADJ. When VOUT voltage is set by external feedback resistors, absolute accuracy in adjust mode depends on the tolerances of resistors used. <sup>&</sup>lt;sup>3</sup> Based on an end-point calculation using 10 mA and 0.8 A loads. See Figure 6 for typical load regulation performance. <sup>&</sup>lt;sup>4</sup> Dropout voltage is defined as the input to output voltage differential when the input voltage is set to the nominal output voltage. This applies only to output voltages above 1.6 V. <sup>&</sup>lt;sup>5</sup> Start-up time is defined as the time between the rising edge of EN to V<sub>OUT</sub> being at 95% of its nominal value. <sup>&</sup>lt;sup>6</sup> Current-limit threshold is defined as the current at which the output voltage drops to 90% of the specified typical value. For example, the current limit for a 1.0 V output voltage is defined as the current that causes the output voltage to drop to 90% of 1.0 V, or 0.9 V. ## **ABSOLUTE MAXIMUM RATINGS** Table 3. | Parameter | Rating | |----------------------------|---------------------------| | VIN to GND | -0.3 V to +4.0 V | | VOUT to GND | -0.3 V to V <sub>IN</sub> | | EN to GND | -0.3 V to V <sub>IN</sub> | | SS to GND | -0.3 V to V <sub>IN</sub> | | PG to GND | -0.3 V to +4.0 V | | SENSE/ADJ to GND | -0.3 V to V <sub>IN</sub> | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature Range | -40°C to +125°C | | Junction Temperature | 150°C | | Soldering Conditions | JEDEC J-STD-020 | Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### THERMAL DATA Absolute maximum ratings apply individually only, not in combination. The ADP1752/ADP1753 may be damaged if the junction temperature limits are exceeded. Monitoring ambient temperature does not guarantee that $T_J$ is within the specified temperature limits. In applications with high power dissipation and poor thermal resistance, the maximum ambient temperature may need to be derated. In applications with moderate power dissipation and low PCB thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits. The junction temperature $(T_J)$ of the device is dependent on the ambient temperature $(T_A)$ , the power dissipation of the device $(P_D)$ , and the junction-to-ambient thermal resistance of the package $(\theta_{JA})$ . $T_J$ is calculated using the following formula: $$T_J = T_A + (P_D \times \theta_{JA}).$$ Junction-to-ambient thermal resistance ( $\theta_{JA}$ ) of the package is based on modeling and calculation using a 4-layer board. The junction-to-ambient thermal resistance is highly dependent on the application and board layout. In applications where high maximum power dissipation exists, close attention to thermal board design is required. The value of $\theta_{JA}$ may vary, depending on PCB material, layout, and environmental conditions. The specified values of $\theta_{JA}$ are based on a 4-layer, 4 in $\times$ 3 in circuit board. Refer to JEDEC JESD51-7 for detailed information about board construction. For more information, see the AN-772 Application Note, A Design and Manufacturing Guide for the Lead Frame Chip Scale Package (LFCSP) at www.analog.com. $\Psi_{JB}$ is the junction-to-board thermal characterization parameter with units of °C/W. $\Psi_{JB}$ of the package is based on modeling and calculation using a 4-layer board. The JESD51-12 document, *Guidelines for Reporting and Using Electronic Package Thermal Information*, states that thermal characterization parameters are not the same as thermal resistances. $\Psi_{JB}$ measures the component power flowing through multiple thermal paths rather than through a single path as in thermal resistance, $\theta_{JB}$ . Therefore, $\Psi_{JB}$ thermal paths include convection from the top of the package as well as radiation from the package, factors that make $\Psi_{JB}$ more useful in real-world applications. Maximum junction temperature ( $T_{J}$ ) is calculated from the board temperature ( $T_{B}$ ) and the power dissipation ( $P_{D}$ ) using the following formula: $$T_J = T_B + (P_D \times \Psi_{JB})$$ Refer to the JEDEC JESD51-8 and JESD51-12 documents for more detailed information about $\Psi_{\rm IB}.$ #### THERMAL RESISTANCE $\theta_{JA}$ and $\Psi_{JB}$ are specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. **Table 4. Thermal Resistance** | Package Type | | $\Psi_{JB}$ | Unit | |-------------------------------------------|----|-------------|------| | 16-Lead LFCSP with Exposed Pad (CP-16-23) | 42 | 25.5 | °C/W | #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS NOTES 1. NC = NO CONNECT. 2. THE EXPOSED PAD ON THE BOTTOM OF THE LFCSP ENHANCES THERMAL PERFORMANCE AND IS ELECTRICALLY CONNECTED TO GND INSIDE THE PACKAGE. IT IS RECOMMENDED THAT THE EXPOSED PAD BE CONNECTED TO THE GROUND PLANE ON THE BOARD. Figure 3. ADP1752 Pin Configuration Figure 4. ADP1753 Pin Configuration **Table 5. Pin Function Descriptions** | ADP1752<br>Pin No. | ADP1753<br>Pin No. | Mnemonic | Description | |-----------------------|-----------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Description | | 1, 2, 3, 15, 16 | 1, 2, 3, 15, 16 | VIN | Regulator Input Supply. Bypass VIN to GND with a 4.7 µF or greater capacitor. Note that all five VIN pins must be connected to the source. | | 4 | 4 | EN | Enable Input. Drive EN high to turn on the regulator; drive it low to turn off the regulator. For automatic startup, connect EN to VIN. | | 5 | 5 | PG | Power Good. This open-drain output requires an external pull-up resistor to VIN. If the part is in shutdown mode, current-limit mode, thermal shutdown, or if it falls below 90% of the nominal output voltage, PG immediately transitions low. | | 6 | 6 | GND | Ground. | | 7 | 7 | SS | Soft Start. A capacitor connected to this pin determines the soft start time. | | 8 | 8 | NC | Not Connected. No internal connection. | | 9 | N/A | SENSE | Sense. This pin measures the actual output voltage at the load and feeds it to the error amplifier. Connect SENSE as close as possible to the load to minimize the effect of IR drop between the regulator output and the load. | | N/A | 9 | ADJ | Adjust. A resistor divider from VOUT to ADJ sets the output voltage. | | 10, 11, 12,<br>13, 14 | 10, 11, 12,<br>13, 14 | VOUT | Regulated Output Voltage. Bypass VOUT to GND with a 4.7 $\mu$ F or greater capacitor. Note that all five VOUT pins must be connected to the load. | | 17 (EPAD) | 17 (EPAD) | Exposed<br>paddle<br>(EPAD) | The exposed pad on the bottom of the LFCSP package enhances thermal performance and is electrically connected to GND inside the package. It is recommended that the exposed pad be connected to the ground plane on the board. | ## TYPICAL PERFORMANCE CHARACTERISTICS $V_{\text{IN}} = 1.9 \text{ V}$ , $V_{\text{OUT}} = 1.5 \text{ V}$ , $I_{\text{OUT}} = 10 \text{ mA}$ , $C_{\text{IN}} = 4.7 \text{ } \mu\text{F}$ , $C_{\text{OUT}} = 4.7 \text{ } \mu\text{F}$ , $T_{\text{A}} = 25^{\circ}\text{C}$ , unless otherwise noted. Figure 5. Output Voltage vs. Junction Temperature Figure 6. Output Voltage vs. Load Current Figure 7. Output Voltage vs. Input Voltage Figure 8. Ground Current vs. Junction Temperature Figure 9. Ground Current vs. Load Current Figure 10. Ground Current vs. Input Voltage Figure 11. Shutdown Current vs. Temperature at Various Input Voltages Figure 12. Dropout Voltage vs. Load Current, V<sub>OUT</sub> = 1.6 V, 2.5 V Figure 13. Output Voltage vs. Input Voltage (in Dropout), $V_{OUT} = 2.5 \text{ V}$ Figure 14. Ground Current vs. Input Voltage (in Dropout), Vout = 2.5 V Figure 15. Load Transient Response, $C_{IN} = 4.7 \mu F$ , $C_{OUT} = 4.7 \mu F$ Figure 16. Load Transient Response, $C_{IN} = 22 \mu F$ , $C_{OUT} = 22 \mu F$ Figure 17. Line Transient Response, Load Current = 800 mA Figure 18. Noise vs. Load Current and Output Voltage Figure 19. Noise Spectral Density vs. Output Voltage, $I_{LOAD} = 10 \text{ mA}$ Figure 20. Power Supply Rejection Ratio vs. Frequency, $V_{OUT} = 0.75~V, V_{IN} = 1.75~V$ Figure 21. Power Supply Rejection Ratio vs. Frequency, $V_{OUT} = 1.5 \text{ V}, V_{IN} = 2.5 \text{ V}$ Figure 22. Power Supply Rejection Ratio vs. Frequency, $V_{OUT} = 2.5 \text{ V}, V_{IN} = 3.5 \text{ V}$ Figure 23. Power Supply Rejection Ratio vs. Frequency and Output Voltage ## THEORY OF OPERATION The ADP1752/ADP1753 are low dropout linear regulators that use an advanced, proprietary architecture to provide high power supply rejection ratio (PSRR) and excellent line and load transient response with only a small 4.7 $\mu F$ ceramic output capacitor. Both devices operate from a 1.6 V to 3.6 V input rail and provide up to 0.8 A of output current. Supply current in shutdown mode is typically 2 $\mu A$ . Figure 24. ADP1752 Internal Block Diagram Figure 25. ADP1753 Internal Block Diagram Internally, the ADP1752/ADP1753 consist of a reference, an error amplifier, a feedback voltage divider, and a PMOS pass transistor. Output current is delivered via the PMOS pass transistor, which is controlled by the error amplifier. The error amplifier compares the reference voltage with the feedback voltage from the output and amplifies the difference. If the feedback voltage is lower than the reference voltage, the gate of the PMOS device is pulled lower, allowing more current to pass and increasing the output voltage. If the feedback voltage is higher than the reference voltage, the gate of the PMOS device is pulled higher, allowing less current to pass and decreasing the output voltage. The ADP1752 is available in seven fixed output voltage options between 0.75 V and 2.5 V. The ADP1752 allows for connection of an external soft start capacitor that controls the output voltage ramp during startup. The ADP1753 is the adjustable version with an output voltage that can be set to a value between 0.75 V and 3.3 V by an external voltage divider. Both devices are controlled by an enable pin (EN). #### SOFT START FUNCTION (ADP1752/ADP1753) For applications that require a controlled startup, the ADP1752/ADP1753 provide a programmable soft start function. The programmable soft start is useful for reducing inrush current upon startup and for providing voltage sequencing. To implement soft start, connect a small ceramic capacitor from SS to GND. Upon startup, a 0.9 $\mu$ A current source charges this capacitor. The ADP1752/ADP1753 start-up output voltage is limited by the voltage at SS, providing a smooth ramp-up to the nominal output voltage. The soft start time is calculated as follows: $$t_{SS} = V_{REF} \times (C_{SS}/I_{SS}) \tag{1}$$ where: $t_{SS}$ is the soft start period. $V_{REF}$ is the 0.5 V reference voltage. $C_{SS}$ is the soft start capacitance from SS to GND. $I_{SS}$ is the current sourced from SS (0.9 $\mu$ A). When the ADP1752/ADP1753 are disabled (using EN), the soft start capacitor is discharged to GND through an internal 100 $\Omega$ resistor. Figure 26. Vout Ramp-Up with External Soft Start Capacitor Figure 27. Vout Ramp-Up with Internal Soft Start #### **ADJUSTABLE OUTPUT VOLTAGE (ADP1753)** The output voltage of the ADP1753 can be set over a 0.75 V to 3.3 V range. The output voltage is set by connecting a resistive voltage divider from VOUT to ADJ. The output voltage is calculated using the following equation: $$V_{OUT} = 0.5 \text{ V} \times (1 + R1/R2)$$ (2) where: *R1* is the resistor from VOUT to ADJ. *R2* is the resistor from ADJ to GND. The maximum bias current into ADJ is 150 nA. Therefore, to achieve less than 0.5% error due to the bias current, use values less than 60 k $\Omega$ for R2. #### **ENABLE FEATURE** The ADP1752/ADP1753 use the EN pin to enable and disable the VOUT pin under normal operating conditions. As shown in Figure 28, when a rising voltage on EN crosses the active threshold, VOUT turns on. When a falling voltage on EN crosses the inactive threshold, VOUT turns off. Figure 28. Typical EN Pin Operation As shown in Figure 28, the EN pin has hysteresis built in. This hysteresis prevents on/off oscillations that can occur due to noise on the EN pin as it passes through the threshold points. The EN pin active/inactive thresholds are derived from the VIN voltage. Therefore, these thresholds vary with changing input voltage. Figure 29 shows typical EN active/inactive thresholds when the input voltage varies from 1.6 V to 3.6 V. Figure 29. Typical EN Pin Thresholds vs. Input Voltage #### **POWER-GOOD FEATURE** The ADP1752/ADP1753 provide a power-good pin, PG, to indicate the status of the output. This open-drain output requires an external pull-up resistor to $V_{\rm IN}$ . If the part is in shutdown, in current limit mode, in thermal shutdown, or if it falls below 90% of the nominal output voltage, PG immediately transitions low. During soft start, the rising threshold of the power-good signal is 93.5% of the nominal output voltage. The open-drain output is held low when the ADP1752/ADP1753 have sufficient input voltage to turn on the internal PG transistor. An optional soft start delay can be detected. The PG transistor is terminated via a pull-up resistor to $V_{\rm OUT}$ or $V_{\rm IN}$ . Power-good accuracy is 93.5% of the nominal regulator output voltage when this voltage is rising, with a 90% trip point when this voltage is falling. Regulator input voltage brownouts or glitches trigger a power no-good if $V_{\text{OUT}}$ falls below 90%. A normal power-down triggers a power no-good when $V_{\mbox{\scriptsize OUT}}$ drops below 90%. Figure 30. Typical PG Behavior vs. $V_{OUT}$ , $V_{IN}$ Rising ( $V_{OUT} = 1.5 V$ ) Figure 31. Typical PG Behavior vs. $V_{OUT}$ , $V_{IN}$ Falling ( $V_{OUT} = 1.5 V$ ) #### REVERSE CURRENT PROTECTION FEATURE The ADP1752/ADP1753 have additional circuitry to protect against reverse current flow from VOUT to VIN. For a typical LDO with a PMOS pass device, there is an intrinsic body diode between VIN and VOUT. When $V_{\rm IN}$ is greater than $V_{\rm OUT}$ , this diode is reverse-biased. If $V_{\rm OUT}$ is greater than $V_{\rm IN}$ , the intrinsic diode becomes forward-biased and conducts current from VOUT to VIN, potentially causing destructive power dissipation. The reverse current protection circuitry detects when $V_{\rm OUT}$ is greater than $V_{\rm IN}$ and reverses the direction of the intrinsic diode connection, reverse-biasing the diode. The gate of the PMOS pass device is also connected to VOUT, keeping the device off. Figure 32 shows a plot of the reverse current vs. the $V_{\text{OUT}}$ to $V_{\text{IN}}$ differential. Figure 32. Reverse Current vs. V<sub>OUT</sub> – V<sub>IN</sub> ### APPLICATIONS INFORMATION #### **CAPACITOR SELECTION** #### **Output Capacitor** The ADP1752/ADP1753 are designed for operation with small, space-saving ceramic capacitors, but they can function with most commonly used capacitors as long as care is taken with the effective series resistance (ESR) value. The ESR of the output capacitor affects the stability of the LDO control loop. A minimum of 3.3 $\mu F$ capacitance with an ESR of 500 m $\Omega$ or less is recommended to ensure the stability of the ADP1752/ADP1753. Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the ADP1752/ADP1753 to large changes in load current. Figure 33 and Figure 34 show the transient responses for output capacitance values of 4.7 $\mu F$ and 22 $\mu F$ , respectively. Figure 33. Output Transient Response, $C_{OUT} = 4.7 \mu F$ Figure 34. Output Transient Response, $C_{OUT} = 22 \mu F$ #### **Input Bypass Capacitor** Connecting a 4.7 $\mu F$ capacitor from the VIN pin to GND reduces the circuit sensitivity to printed circuit board (PCB) layout, especially when long input traces or high source impedance are encountered. If output capacitance greater than 4.7 $\mu F$ is required, it is recommended that the input capacitor be increased to match it. #### **Input and Output Capacitor Properties** Any good quality ceramic capacitors can be used with the ADP1752/ADP1753, as long as they meet the minimum capacitance and maximum ESR requirements. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V or 10 V are recommended. Y5V and Z5U dielectrics are not recommended, due to their poor temperature and dc bias characteristics. Figure 35 shows the capacitance vs. voltage bias characteristics of an 0805 case, 4.7 $\mu F$ , 10 V, X5R capacitor. The voltage stability of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or with a higher voltage rating exhibits better stability. The temperature variation of the X5R dielectric is about $\pm 15\%$ over the $-40^{\circ}C$ to $+85^{\circ}C$ temperature range and is not a function of package size or voltage rating. Figure 35. Capacitance vs. Voltage Bias Characteristics Equation 3 can be used to determine the worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage. $$C_{EFF} = C_{OUT} \times (1 - TEMPCO) \times (1 - TOL)$$ (3) where: $C_{\it EFF}$ is the effective capacitance at the operating voltage. TEMPCO is the worst-case capacitor temperature coefficient. TOL is the worst-case component tolerance. In this example, the worst-case temperature coefficient (TEMPCO) over $-40^{\circ}C$ to +85°C is assumed to be 15% for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be 10%, and $C_{\text{OUT}}=4.46~\mu\text{F}$ at 1.8 V, as shown in Figure 35. Substituting these values in Equation 3 yields $$C_{EFF} = 4.46 \,\mu\text{F} \times (1 - 0.15) \times (1 - 0.1) = 3.41 \,\mu\text{F}$$ Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage. To guarantee the performance of the ADP1752/ADP1753, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application. #### **UNDERVOLTAGE LOCKOUT** The ADP1752/ADP1753 have an internal undervoltage lockout circuit that disables all inputs and the output when the input voltage is less than approximately 1.58 V. This ensures that the ADP1752/ADP1753 inputs and the output behave in a predictable manner during power-up. # CURRENT-LIMIT AND THERMAL OVERLOAD PROTECTION The ADP1752/ADP1753 are protected against damage due to excessive power dissipation by current-limit and thermal overload protection circuits. The ADP1752/ADP1753 are designed to reach current limit when the output load reaches 1.4 A (typical). When the output load exceeds 1.4 A, the output voltage is reduced to maintain a constant current limit. Thermal overload protection is included, which limits the junction temperature to a maximum of 150°C (typical). Under extreme conditions (that is, high ambient temperature and power dissipation) when the junction temperature begins to rise above 150°C, the output is turned off, reducing the output current to zero. When the junction temperature drops below 135°C (typical), the output is turned on again and the output current is restored to its nominal value. Consider the case where a hard short from VOUT to ground occurs. At first, the ADP1752/ADP1753 reach current limit so that only 1.4 A is conducted into the short. If self-heating of the junction becomes great enough to cause its temperature to rise above 150°C, thermal shutdown activates, turning off the output and reducing the output current to zero. As the junction temperature cools and drops below 135°C, the output turns on and conducts 1.4 A into the short, again causing the junction temperature to rise above 150°C. This thermal oscillation between 135°C and 150°C causes a current oscillation between 1.4 A and 0 A that continues as long as the short remains at the output. Current-limit and thermal overload protections are intended to protect the device against accidental overload conditions. For reliable operation, device power dissipation should be externally limited so that junction temperatures do not exceed 125°C. #### THERMAL CONSIDERATIONS To guarantee reliable operation, the junction temperature of the ADP1752/ADP1753 must not exceed 125°C. To ensure that the junction temperature stays below this maximum value, the user needs to be aware of the parameters that contribute to junction temperature changes. These parameters include ambient temperature, power dissipation in the power device, and thermal resistance between the junction and ambient air ( $\theta_{JA}$ ). The $\theta_{JA}$ value is dependent on the package assembly compounds used and the amount of copper to which the GND pin and the exposed pad (EPAD) of the package are soldered on the PCB. Table 6 shows typical $\theta_{JA}$ values for the 16-lead LFCSP for various PCB copper sizes. Table 7 shows typical $\Psi_{JB}$ values for the 16-lead LFCSP. Table 6. Typical $\theta_{JA}$ Values | Copper Size (mm²) | θ <sub>JA</sub> (°C/W), LFCSP | |-------------------|-------------------------------| | 01 | 130 | | 100 | 80 | | 500 | 69 | | 1000 | 54 | | 6400 | 42 | <sup>&</sup>lt;sup>1</sup> Device soldered to minimum size pin traces. Table 7. Typical Ψ<sub>JB</sub> Values | Copper Size (mm²) | Ψ <sub>JB</sub> (°C/W) at 1 W | |-------------------|-------------------------------| | 100 | 32.7 | | 500 | 31.5 | | 1000 | 25.5 | The junction temperature of the ADP1752/ADP1753 can be calculated from the following equation: $$T_J = T_A + (P_D \times \theta_{JA}) \tag{4}$$ where: $T_A$ is the ambient temperature. $P_D$ is the power dissipation in the die, given by $$P_D = [(V_{IN} - V_{OUT}) \times I_{LOAD}] + (V_{IN} \times I_{GND})$$ $$\tag{5}$$ where: $V_{IN}$ and $V_{OUT}$ are the input and output voltages, respectively. $I_{LOAD}$ is the load current. $I_{GND}$ is the ground current. Power dissipation due to ground current is quite small and can be ignored. Therefore, the junction temperature equation can be simplified as follows: $$T_{J} = T_{A} + \{ [(V_{IN} - V_{OUT}) \times I_{LOAD}] \times \theta_{JA} \}$$ (6) As shown in Equation 6, for a given ambient temperature, input-to-output voltage differential, and continuous load current, a minimum copper size requirement exists for the PCB to ensure that the junction temperature does not rise above 125°C. Figure 36 through Figure 41 show junction temperature calculations for different ambient temperatures, load currents, $V_{\rm IN}$ to $V_{\rm OUT}$ differentials, and areas of PCB copper. Figure 36. 6400 mm<sup>2</sup> of PCB Copper, $T_A = 25$ °C, LFCSP Figure 37. 500 mm<sup>2</sup> of PCB Copper, $T_A = 25$ °C, LFCSP Figure 38. 0 mm<sup>2</sup> of PCB Copper, $T_A = 25$ °C, LFCSP Figure 39. 6400 mm<sup>2</sup> of PCB Copper, $T_A = 50$ °C, LFCSP Figure 40. 500 mm<sup>2</sup> of PCB Copper, $T_A = 50$ °C, LFCSP Figure 41. 0 mm<sup>2</sup> of PCB Copper, $T_A = 50$ °C, LFCSP In cases where the board temperature is known, the thermal characterization parameter, $\Psi_{JB}$ , can be used to estimate the junction temperature rise. Maximum junction temperature $(T_J)$ is calculated from the board temperature $(T_B)$ and power dissipation $(P_D)$ using the following formula: $$T_J = T_B + (P_D \times \Psi_{JB}) \tag{7}$$ Figure 42 through Figure 45 show junction temperature calculations for different board temperatures, load currents, $V_{\rm IN}$ to $V_{\rm OUT}$ differentials, and areas of PCB copper. Figure 42. 500 mm<sup>2</sup> of PCB Copper, $T_B = 25$ °C, LFCSP Figure 43. 500 mm<sup>2</sup> of PCB Copper, $T_B = 50$ °C, LFCSP Figure 44. 1000 mm<sup>2</sup> of PCB Copper, $T_B = 25$ °C, LFCSP Figure 45. 1000 mm<sup>2</sup> of PCB Copper, $T_B = 50$ °C, LFCSP #### **PCB LAYOUT CONSIDERATIONS** Heat dissipation from the package can be improved by increasing the amount of copper attached to the pins of the ADP1752/ADP1753. However, as shown in Table 6, a point of diminishing returns is eventually reached, beyond which an increase in the copper size does not yield significant heat dissipation benefits. Here are a few general tips when designing PCBs: - Place the input capacitor as close as possible to the VIN and GND pins. - Place the output capacitor as close as possible to the VOUT and GND pins. - Place the soft start capacitor as close as possible to the SS pin. - Connect the load as close as possible to the VOUT and SENSE pins (ADP1752) or to the VOUT and ADJ pins (ADP1753). Use of 0603 or 0805 size capacitors and resistors achieves the smallest possible footprint solution on boards where area is limited. Figure 46. Evaluation Board Figure 47. Typical Board Layout—Top Side Figure 48. Typical Board Layout—Bottom Side ## **OUTLINE DIMENSIONS** Figure 49. 16-Lead Lead Frame Chip Scale Package [LFCSP\_WQ] 4 mm × 4 mm Body, Very Very Thin Quad (CP-16-23) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Output Voltage (V) | Package Description | Package Option | |--------------------|-------------------|-----------------------------|---------------------|----------------| | ADP1752ACPZ-0.75R7 | -40°C to +125°C | 0.75 | 16-Lead LFCSP_WQ | CP-16-23 | | ADP1752ACPZ-1.0-R7 | -40°C to +125°C | 1.0 | 16-Lead LFCSP_WQ | CP-16-23 | | ADP1752ACPZ-1.1-R7 | -40°C to +125°C | 1.1 | 16-Lead LFCSP_WQ | CP-16-23 | | ADP1752ACPZ-1.2-R7 | -40°C to +125°C | 1.2 | 16-Lead LFCSP_WQ | CP-16-23 | | ADP1752ACPZ-1.25R7 | -40°C to +125°C | 1.25 | 16-Lead LFCSP_WQ | CP-16-23 | | ADP1752ACPZ-1.5-R7 | -40°C to +125°C | 1.5 | 16-Lead LFCSP_WQ | CP-16-23 | | ADP1752ACPZ-1.8-R7 | -40°C to +125°C | 1.8 | 16-Lead LFCSP_WQ | CP-16-23 | | ADP1752ACPZ-2.5-R7 | -40°C to +125°C | 2.5 | 16-Lead LFCSP_WQ | CP-16-23 | | ADP1753ACPZ-R7 | -40°C to +125°C | Adjustable from 0.75 to 3.3 | 16-Lead LFCSP_WQ | CP-16-23 | | ADP1752-1.5-EVALZ | | 1.5 | Evaluation Board | | | ADP1753-EVALZ | | Adjustable | Evaluation Board | | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. **NOTES** # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: ## **Analog Devices Inc.:** <u>ADP1753ACPZ-R7</u> <u>ADP1752ACPZ-1.5-R7</u> <u>ADP1752ACPZ-1.0-R7</u> <u>ADP1752ACPZ-0.75R7</u> <u>ADP1752ACPZ-0.75R7</u> <u>ADP1752ACPZ-1.8-R7</u>