# High Accuracy, Ultralow $I_Q$ , 500 mA, any CAP Low Dropout Regulator Data Sheet ADP3335 #### **FEATURES** High accuracy over line and load: $\pm 0.9\%$ at 25°C, $\pm 1.8\%$ over temperature Ultralow dropout voltage: 200 mV (typical) at 500 mA Requires only $C_0 = 1.0 \mu F$ for stability anyCAP® = stable with any type of capacitor (including MLCC) **Current and thermal limiting** Low noise Low shutdown current: < 10 nA (typical) 2.6 V to 12 V supply range -40°C to +85°C ambient temperature range #### **APPLICATIONS** PCMCIA cards Cellular phones Camcorders, cameras Networking systems, DSL/cable modems Cable set-top box MP3/CD players DSP supplies #### FUNCTIONAL BLOCK DIAGRAM Figure 1. Figure 2. Typical Application Circuit #### **GENERAL DESCRIPTION** The ADP3335 is a member of the ADP333x family of precision, low dropout, anyCAP voltage regulators. It operates with an input voltage range of 2.6 V to 12 V, and delivers a continuous load current up to 500 mA. The ADP3335 stands out from conventional low dropout regulators (LDOs) by using an enhanced process enabling it to offer performance advantages beyond its competition. Its patented design requires only a 1.0 $\mu F$ output capacitor for stability. This device is insensitive to output capacitor equivalent series resistance (ESR), and is stable with any good quality capacitor—including ceramic (MLCC) types for space-restricted applications. The ADP3335 achieves exceptional accuracy of $\pm 0.9\%$ at room temperature and $\pm 1.8\%$ over temperature, line, and load. The dropout voltage of the ADP3335 is only 200 mV (typical) at 500 mA. This device also includes a safety current limit, thermal overload protection, and a shutdown feature. In shutdown mode, the ground current is reduced to less than 1 $\mu$ A. The ADP3335 has a low quiescent current of 80 $\mu$ A (typical) in light load situations. ## **TABLE OF CONTENTS** | Features | 1 | |---------------------------------------------------|------------------| | Applications | 1 | | Functional Block Diagram | 1 | | General Description | 1 | | Revision History | 2 | | Specifications | 3 | | Absolute Maximum Ratings | 4 | | ESD Caution | 4 | | Pin Configuration and Function Descriptions | 5 | | Typical Performance Characteristics | 6 | | Theory of Operation | 9 | | | | | | | | REVISION HISTORY | | | <b>REVISION HISTORY</b><br>10/13—Rev. C to Rev. D | | | 10/13—Rev. C to Rev. D | 2 | | | | | 10/13—Rev. C to Rev. D Updated Outline Dimensions | | | 10/13—Rev. C to Rev. D Updated Outline Dimensions | 3 | | 10/13—Rev. C to Rev. D Updated Outline Dimensions | 3<br>7 | | 10/13—Rev. C to Rev. D Updated Outline Dimensions | 3<br>7<br>2 | | 10/13—Rev. C to Rev. D Updated Outline Dimensions | 3<br>7<br>2 | | 10/13—Rev. C to Rev. D Updated Outline Dimensions | 3<br>7<br>2<br>3 | | 10/13—Rev. C to Rev. D Updated Outline Dimensions | 3<br>7<br>2<br>3 | | 10/13—Rev. C to Rev. D Updated Outline Dimensions | 3<br>7<br>2<br>3 | | Applications Information | |-------------------------------------------------------| | Output Capacitor Selection | | Input Bypass Capacitor10 | | Noise Reduction | | Thermal Overload Protection10 | | Calculating Junction Temperature10 | | Printed Circuit Board Layout Considerations 11 | | LFCSP Layout Considerations11 | | Shutdown Mode11 | | Outline Dimensions | | Ordering Guide | | | | | | 1/04—Rev. 0 to Rev. A | | Format UpdatedUniversal | | Renumbered Figures | | Removed Figure 226 | | Change to Printed Circuit Board Layout Considerations | | Section | | Added LFCSP Layout Considerations Section | | Added Package Drawing | ## **SPECIFICATIONS** All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC) methods. Ambient temperature of 85°C corresponds to a junction temperature of 125°C under pulsed full-load test conditions. Application stable with no load. $V_{IN} = 6.0 \text{ V}$ , $C_{IN} = C_{OUT} = 1.0 \mu\text{F}$ , $T_A = -40 ^{\circ}\text{C}$ to +85°C, unless otherwise noted. Table 1. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | |-------------------------------|--------------------------------------------------------|---------------------------------------------------------------------|------|------|------|--------|--| | OUTPUT | | | | | | | | | Voltage Accuracy <sup>1</sup> | V <sub>OUT</sub> | $V_{IN} = V_{OUT(NOM)} + 0.4 V \text{ to } 12 V$ | -0.9 | | +0.9 | % | | | | | $I_L = 0.1 \text{ mA to } 500 \text{ mA}$ | | | | | | | | | $T_A = 25$ °C | | | | | | | | | $V_{IN} = V_{OUT(NOM)} + 0.4 V \text{ to } 12 V$ | -1.8 | | +1.8 | % | | | | | $I_L = 0.1 \text{ mA to } 500 \text{ mA}$ | | | | | | | | | $T_A = 85$ °C | | | | | | | | | $V_{IN} = V_{OUT(NOM)} + 0.4 V \text{ to } 12 V$ | -2.3 | | +2.3 | % | | | | | $I_L = 0.1 \text{ mA to } 500 \text{ mA}$ | | | | | | | | | T <sub>J</sub> = 150°C | | | | | | | Line Regulation <sup>1</sup> | | $V_{IN} = V_{OUT(NOM)} + 0.4 V \text{ to } 12 V$ | | 0.04 | | mV/V | | | | | $I_{L} = 0.1 \text{ mA}$ | | | | | | | | | $T_A = 25$ °C | | | | | | | Load Regulation | | $I_L = 0.1 \text{ mA to } 500 \text{ mA}$ | | 0.04 | | mV/mA | | | | | $T_A = 25$ °C | | | | | | | Dropout Voltage | $V_{DROP}$ | $V_{OUT} = 98\% \text{ of } V_{OUT(NOM)}$ | | | | | | | | | $I_L = 500 \text{ mA}$ | | 200 | 370 | mV | | | | | $I_L = 300 \text{ mA}$ | | 140 | 230 | mV | | | | | $I_L = 50 \text{ mA}$ | | 30 | 110 | mV | | | | | $I_L = 0.1 \text{ mA}$ | | 10 | 40 | mV | | | Peak Load Current | ak Load Current $I_{LDPK}$ $V_{IN} = V_{OUT(NOM)} + 1$ | | | 800 | | mA | | | Output Noise | $V_{NOISE}$ | $f = 10$ Hz to 100 kHz, $C_L = 10 \mu$ F | | 47 | | μV rms | | | | | $I_L = 500 \text{ mA}, C_{NR} = 10 \text{ nF}$ | | | | | | | | | $f = 10$ Hz to 100 kHz, $C_L = 10 \mu F$ | | 95 | | μV rms | | | | | $I_L = 500 \text{ mA}, C_{NR} = 0 \text{ nF}$ | | | | | | | GROUND CURRENT | | | | | | | | | In Regulation | I <sub>GND</sub> | $I_L = 500 \text{ mA}$ | | 4.5 | 10 | mA | | | | | $I_L = 300 \text{ mA}$ | | 2.6 | 6 | mA | | | | | $I_L = 50 \text{ mA}$ | | 0.5 | 2.5 | mA | | | | | $I_L = 0.1 \text{ mA}$ | | 80 | 110 | μΑ | | | In Dropout | I <sub>GND</sub> | $V_{IN} = V_{OUT(NOM)} - 100 \text{ mV}$ | | 120 | 400 | μΑ | | | | | $I_L = 0.1 \text{ mA}$ | | | | | | | In Shutdown | I <sub>GNDSD</sub> | $\overline{SD} = 0 \text{ V}, \text{ V}_{\text{IN}} = 12 \text{ V}$ | | 0.01 | 1 | μΑ | | | SHUTDOWN | | | | | | | | | Threshold Voltage | V <sub>THSD</sub> | ON | 2.0 | | | V | | | _ | | OFF | | | 0.4 | V | | | SD Input Current | l <sub>SD</sub> | $0 \le \overline{SD} \le 5 \text{ V}$ | | 1.2 | 3 | μΑ | | | Output Current in Shutdown | I <sub>OSD</sub> | $V_{IN} = 12 \text{ V}, V_{OUT} = 0 \text{ V}$ | | 0.01 | 5 | μΑ | | $<sup>^1</sup>$ $V_{IN}$ = 2.6 V to 12 V for models with $V_{OUT(NOM)} \leq 2.2$ V. ## **ABSOLUTE MAXIMUM RATINGS** #### Table 2. | Parameter | Rating | |-------------------------------------------|--------------------| | Input Supply Voltage | -0.3 V to +16 V | | Shutdown Input Voltage | –0.3 V to +16 V | | Power Dissipation | Internally Limited | | Operating Ambient Temperature Range | -40°C to +85°C | | Operating Junction Temperature Range | -40°C to +150°C | | $\theta_{JA}$ , 2-layer MSOP-8 | 220°C/W | | $\theta_{JA}$ , 4-layer MSOP-8 | 158°C/W | | θ <sub>JA</sub> , 2-layer LFCSP-8 | 62°C/W | | $\theta_{JA}$ , 4-layer LFCSP-8 | 48°C/W | | Storage Temperature Range | −65°C to +150°C | | Lead Temperature Range (Soldering 10 sec) | 300°C | | Vapor Phase (60 sec) | 215°C | | Infrared (15 sec) | 220°C | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. 8-Lead MSOP NOTES 1. THE EXPOSED PAD ON THE BOTTOM OF THE PACKAGE ENHANCES THE THERMAL PERFORMANCE AND IS ELECTRICALLY CONNECTED TO DIE SUBSTRATE. THERMAL VIAS MUST BE ISOLATED OR CONNECTED TO IN. DO NOT CONNECT THE THERMAL PAD TO GROUND. Figure 4. 8-Lead LFCSP **Table 3. Pin Function Descriptions** | Pin No. | Mnemonic | Function | |---------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2, 3 | OUT | Output of the Regulator. Bypass to ground with a 1.0 $\mu$ F or larger capacitor. All pins must be connected together for proper operation. | | 4 | GND | Ground Pin. | | 5 | NR | Noise Reduction Pin. Used for further reduction of output noise (see the Noise Reduction section for further details). | | 6 | SD | Active Low Shutdown Pin. Connect to ground to disable the regulator output. When shutdown is not used, this pin should be connected to the input pin. | | 7, 8 | IN | Regulator Input. All pins must be connected together for proper operation. | | EP | Exposed<br>Pad | The exposed pad on the bottom of the LFCSP package enhances thermal performance and is electrically connected to the die substrate, which is electrically common with the input pins, IN (Pin 7 and Pin 8), inside the package. | ## TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, unless otherwise noted. Figure 5. Line Regulation Output Voltage vs. Supply Voltage Figure 6. Output Voltage vs. Load Current Figure 7. Ground Current vs. Supply Voltage Figure 8. Ground Current vs. Load Current Figure 9. Output Voltage Variation vs. Junction Temperature Figure 10. Ground Current vs. Junction Temperature Figure 11. Dropout Voltage vs. Output Current Figure 12. Power-Up/Power-Down Figure 13. Power-Up Response Figure 14. Line Transient Response Figure 15. Line Transient Response Figure 16. Load Transient Response Figure 17. Load Transient Response Figure 18. Short-Circuit Current Figure 19. Turn On/Turn Off Response Figure 20. Power Supply Ripple Rejection Figure 21. RMS Noise versus C<sub>L</sub> (10 Hz to 100 kHz) Figure 22. Output Noise Density #### THEORY OF OPERATION The ADP3335 uses a single control loop for regulation and reference functions. The output voltage is sensed by a resistive voltage divider, R1 and R2, which is varied to provide the available output voltage option. Feedback is taken from this network by way of a series diode, D1, and a second resistor divider, R3 and R4, to the input of an amplifier. Figure 23. Functional Block Diagram A very high gain error amplifier is used to control this loop. The amplifier is constructed in such a way that equilibrium produces a large, temperature proportional input offset voltage that is repeatable and very well controlled. The temperature proportional offset voltage combines with the complementary diode voltage to form a virtual band gap voltage implicit in the network, although it never appears explicitly in the circuit. This patented design makes it possible to control the loop with only one amplifier. This technique also improves the noise characteristics of the amplifier by providing more flexibility in the trade-off of noise sources that leads to a low noise design. The R1 and R2 divider is chosen in the same ratio as the band gap voltage to the output voltage. Although the R1 and R2 resistor divider is loaded by the D1 diode and a second divider—R3 and R4, the values can be chosen to produce a temperature stable output. This unique arrangement specifically corrects for the loading of the divider, thus avoiding the error resulting from base current loading in conventional circuits. The patented amplifier controls a new and unique noninverting driver that drives the pass transistor, Q1. This special noninverting driver enables the frequency compensation to include the load capacitor in a pole-splitting arrangement to achieve reduced sensitivity to the value, type, and ESR of the load capacitance. Most LDOs place very strict requirements on the range of ESR values for the output capacitor, because they are difficult to stabilize due to the uncertainty of load capacitance and resistance. The ESR value required to keep conventional LDOs stable, moreover, changes depending on load and temperature. These ESR limitations make designing with LDOs more difficult because of their unclear specifications and extreme variations over temperature. With the ADP3335, ESR limitations are no longer a source of design constraints. The ADP3335 can be used with virtually any good quality capacitor and with no constraint on the minimum ESR. This innovative design allows the circuit to be stable with just a small 1 $\mu F$ capacitor on the output. Additional advantages of the pole-splitting scheme include superior line noise rejection and very high regulator gain, which lead to excellent line and load regulation. Impressive $\pm 1.8\%$ accuracy is guaranteed over line, load, and temperature. Additional features of the circuit include current limit, thermal shutdown, and noise reduction. ## APPLICATIONS INFORMATION OUTPUT CAPACITOR SELECTION As with any micropower device, output transient response is a function of the output capacitance. The ADP3335 is stable over a wide range of capacitor values, types, and ESR (anyCAP). A capacitor as low as 1 $\mu F$ is all that is needed for stability; larger capacitors can be used if high output current surges are anticipated. The ADP3335 is stable with extremely low ESR capacitors (ESR $\approx$ 0), such as multilayer ceramic capacitors (MLCC) or organic semiconductor electrolytic capacitors (OSCON). Note that the effective capacitance of some capacitor types may fall below the minimum at extreme temperatures. Ensure that the capacitor provides more than 1 $\mu F$ over the entire temperature range. #### INPUT BYPASS CAPACITOR An input bypass capacitor is not strictly required, but is advisable in any application involving long input wires or high source impedance. Connecting a 1 $\mu F$ capacitor from IN to ground reduces the circuit's sensitivity to PC board layout. If a larger value output capacitor is used, then a larger value input capacitor is also recommended. #### **NOISE REDUCTION** A noise reduction capacitor ( $C_{NR}$ ) can be used, as shown in Figure 24, to further reduce the noise by 6 dB to 10 dB (Figure 22). Low leakage capacitors in the 100 pF to 1 nF range provide the best performance. Since the noise reduction pin, NR, is internally connected to a high impedance node, any connection to this node should be made carefully to avoid noise pickup from external sources. The pad connected to this pin should be as small as possible, and long PC board traces are not recommended. When adding a noise reduction capacitor, maintain a minimum load current of 1 mA when not in shutdown. It is important to note that as $C_{\rm NR}$ increases, the turn-on time will be delayed. With NR values greater than 1 nF, this delay may be on the order of several milliseconds. Figure 24. Typical Application Circuit #### THERMAL OVERLOAD PROTECTION The ADP3335 is protected against damage from excessive power dissipation by its thermal overload protection circuit, which limits the die temperature to a maximum of 165°C. Under extreme conditions (i.e., high ambient temperature and power dissipation) where die temperature starts to rise above 165°C, the output current is reduced until the die temperature has dropped to a safe level. The output current is restored when the die temperature is reduced. Current and thermal limit protections are intended to protect the device against accidental overload conditions. For normal operation, device power dissipation should be externally limited so that junction temperatures will not exceed 150°C. #### **CALCULATING JUNCTION TEMPERATURE** Device power dissipation is calculated as follows: $$P_D = (V_{IN} - V_{OUT})I_{LOAD} + (V_{IN})I_{GND}$$ Where $I_{LOAD}$ and $I_{GND}$ are load current and ground current, and $V_{IN}$ and $V_{OUT}$ are input and output voltages, respectively. Assuming $I_{LOAD} = 400$ mA, $I_{GND} = 4$ mA, $V_{IN} = 5.0$ V, and $V_{OUT} = 3.3$ V, device power dissipation is $$P_D = (5 \text{ V} - 3.3 \text{ V})400 \text{ mA} + 5.0 \text{ V}(4 \text{ mA}) = 700 \text{ mW}$$ The junction temperature can be calculated from the power dissipation, ambient temperature, and package thermal resistance. The thermal resistance is a function not only of the package, but also of the circuit board layout. Standard test conditions are used to determine the values published in this data sheet, but actual performance will vary. For an LFCSP-8 package mounted on a standard 4-layer board, $\theta_{\text{IA}}$ is 48°C/W. In the above example, where the power dissipation is 700 mW, the temperature rise above ambient will be approximately equal to $$\Delta T_{JA}=0.700~\mathrm{W}\times48^{\circ}\mathrm{C/W}=33.6^{\circ}\mathrm{C}$$ To limit the maximum junction temperature to 150°C, the maximum allowable ambient temperature will be $$T_{AMAX} = 150$$ °C $- 33.6$ °C $= 116.4$ °C In this case, the resulting ambient temperature limitation is above the maximum allowable ambient temperature of 85°C. ## PRINTED CIRCUIT BOARD LAYOUT CONSIDERATIONS All surface-mount packages rely on the traces of the PC board to conduct heat away from the package. Use the following general guidelines when designing printed circuit boards to improve both electrical and thermal performance. - 1. Keep the output capacitor as close as possible to the output and ground pins. - 2. Keep the input capacitor as close as possible to the input and ground pins. - PC board traces with larger cross sectional areas will remove more heat from the ADP3335. For optimum heat transfer, specify thick copper and use wide traces. - It is not recommended to use solder mask or silkscreen on the PCB traces adjacent to the ADP3335's pins, since doing so will increase the junction-to-ambient thermal resistance of the package. - Use additional copper layers or planes to reduce the thermal resistance. When connecting to other layers, use multiple vias, if possible. #### LFCSP LAYOUT CONSIDERATIONS The LFCSP package has an exposed die paddle on the bottom, which efficiently conducts heat to the PCB. In order to achieve the optimum performance from the LFCSP package, special consideration must be given to the layout of the PCB. Use the following layout guidelines for the LFCSP package. Figure 25. 3 mm × 3 mm LFCSP Pad Pattern (Dimensions shown in millimeters) The pad pattern is given in Figure 25. The pad dimension should be followed closely for reliable solder joints, while maintaining reasonable clearances to prevent solder bridging. - 2. The thermal pad of the LFCSP package provides a low thermal impedance path (approximately 20°C/W) to the PCB. Therefore, the PCB must be properly designed to effectively conduct heat away from the package. This is achieved by adding thermal vias to the PCB, which provide a thermal path to the inner or bottom layers. See Figure 25 for the recommended via pattern. Note that the via diameter is small to prevent the solder from flowing through the via and leaving voids in the thermal pad solder joint. - Also, note that the thermal pad is attached to the die substrate, so the thermal planes to which the thermal vias connect must be electrically isolated or tied to $V_{\rm IN}$ . Do NOT connect the thermal pad to ground. - 3. The solder mask opening should be about 120 $\mu$ (4.7 mils) larger than the pad size, resulting in a minimum 60 $\mu$ m (2.4 mils) clearance between the pad and the solder mask. - 4. The paste mask opening is typically designed to match the pad size used on the peripheral pads of the LFCSP package. This should provide a reliable solder joint as long as the stencil thickness is about 0.125 mm. The paste mask for the thermal pad needs to be designed for the maximum coverage to effectively remove the heat from the package. However, due to the presence of thermal vias and the size of the thermal pad, eliminating voids may not be possible. - 5. The recommended paste mask stencil thickness is 0.125 mm. A laser cut stainless steel stencil with trapezoidal walls should be used. A "No Clean" Type 3 solder paste should be used for mounting the LFCSP package. Also, a nitrogen purge during the reflow process is recommended. - 6. The package manufacturer recommends that the reflow temperature should not exceed 220°C and the time above liquidus is less than 75 seconds. The preheat ramp should be 3°C/second or lower. The actual temperature profile depends on the board density and must be determined by the assembly house as to what works best. #### **SHUTDOWN MODE** Applying a TTL high signal to the shutdown $(\overline{SD})$ pin or tying it to the input pin, turns the output ON. Pulling $\overline{SD}$ down to 0.4 V or below, or tying it to ground, turns the output OFF. In shutdown mode, quiescent current is reduced to a typical value of 10 nA. ## **OUTLINE DIMENSIONS** Figure 26. 8-Lead Lead Frame Chip Scale Package [LFCSP\_WD] 3 mm × 3 mm Body, Very Very Thin, Dual Lead (CP-8-13) Dimensions shown in millimeters Figure 27. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model <sup>1</sup> | Output Voltage (V) <sup>2</sup> | Temperature Range | Package Description | Package Option | Branding <sup>3</sup> | |--------------------|---------------------------------|-------------------|---------------------|----------------|-----------------------| | ADP3335ACPZ-1.8-R7 | 1.8 | -40°C to +85°C | 8-Lead LFCSP_WD | CP-8-13 | L1G | | ADP3335ACPZ-2.5-R7 | 2.5 | -40°C to +85°C | 8-Lead LFCSP_WD | CP-8-13 | L1H | | ADP3335ACPZ-2.85R7 | 2.85 | -40°C to +85°C | 8-Lead LFCSP_WD | CP-8-13 | L1J | | ADP3335ACPZ-3.3-R7 | 3.3 | -40°C to +85°C | 8-Lead LFCSP_WD | CP-8-13 | L1K | | ADP3335ACPZ-3.3-RL | 3.3 | -40°C to +85°C | 8-Lead LFCSP_WD | CP-8-13 | L1K | | ADP3335ACPZ-5-R7 | 5 | -40°C to +85°C | 8-Lead LFCSP_WD | CP-8-13 | L1L | | ADP3335ARMZ-1.8-R7 | 1.8 | -40°C to +85°C | 8-Lead MSOP | RM-8 | LFA | | ADP3335ARMZ-1.8-RL | 1.8 | -40°C to +85°C | 8-Lead MSOP | RM-8 | LFA | | ADP3335ARMZ-2.5-RL | 2.5 | -40°C to +85°C | 8-Lead MSOP | RM-8 | LFC | | ADP3335ARMZ-2.5RL7 | 2.5 | -40°C to +85°C | 8-Lead MSOP | RM-8 | LFC | | ADP3335ARMZ-2.85R7 | 2.85 | -40°C to +85°C | 8-Lead MSOP | RM-8 | LFD | | ADP3335ARMZ-2.85RL | 2.85 | -40°C to +85°C | 8-Lead MSOP | RM-8 | LFD | | ADP3335ARMZ-3.3-RL | 3.3 | -40°C to +85°C | 8-Lead MSOP | RM-8 | LFE | | ADP3335ARMZ-3.3RL7 | 3.3 | -40°C to +85°C | 8-Lead MSOP | RM-8 | LFE | | ADP3335ARMZ-5-R7 | 5 | -40°C to +85°C | 8-Lead MSOP | RM-8 | LFF | | ADP3335ARMZ-5-REEL | 5 | -40°C to +85°C | 8-Lead MSOP | RM-8 | LFF | $<sup>^1</sup>$ Z = RoHS Compliant Part. $^2$ For additional voltage options, contact a local sales or distribution representative. $^3$ Z = RoHS Compliant Parts have a "#" marked on the device preceding the date code. ## **NOTES** ## **NOTES** **NOTES** ## **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: ## **Analog Devices Inc.:** <u>ADP3335ARMZ-1.8-R7</u> <u>ADP3335ARMZ-3.3-RL</u> <u>ADP3335ARMZ-1.8-RL</u> <u>ADP3335ARMZ-3.3RL7</u> <u>ADP3335ARMZ-3.3-R7</u> <u>ADP3335ARMZ-5-REL</u> <u>ADP3335ACPZ-3.3-R7</u> <u>ADP3335ARMZ-5-R7</u> <u>ADP3335ARMZ-5-R7</u> <u>ADP3335ARMZ-2.85R7</u> <u>ADP3335ARMZ-2.85RL</u> <u>ADP3335ACPZ-3.3-RL</u> <u>ADP3335ACPZ-2.85R7</u> <u>ADP3335ACPZ-2.85RL</u> <u>ADP3335ACPZ-3.3-RL</u> ADP3335ACPZ-2.85R7 ADP3335ARMZ-2.5-RL