## Low-Voltage, Single Supply, Dual SPST, SPDT Analog Switches

The Intersil ISL84541-ISL84544 devices are precision, dual analog switches designed to operate from a single +2.7 V to +12 V supply. Targeted applications include battery powered equipment that benefit from the devices' low power consumption $(5 \mu \mathrm{~W})$, low leakage currents (100pA max), and fast switching speeds (tON $=35 \mathrm{~ns}$, toFF $=25 \mathrm{~ns}$ ). Cell phones, for example, often face ASIC functionality limitations. The number of analog input or GPIO pins may be limited and digital geometries are not well suited to analog switch performance. This family of parts may be used to "mux-in" additional functionality while reducing ASIC design risk. Some of the smallest packages are available alleviating board space limitations, and making Intersil's newest line of low-voltage switches an ideal solution.

The ISL84541/ISL84542/ISL84543 are dual single-pole/single-throw (SPST) devices. The ISL84541 has two normally open (NO) switches; the ISL84542 has two normally closed (NC) switches; the ISL84543 has one NO and one NC switch and can be used as an SPDT. The ISL84544 is a committed SPDT, which is perfect for use in 2-to-1 multiplexer applications.

Table 1 summarizes the performance of this family. For higher performance, pin compatible versions, see the ISL43120-22 and ISL43210 datasheet.

TABLE 1. FEATURES AT A GLANCE

|  | ISL84541 | ISL84542 | ISL84543 | ISL84544 |
| :---: | :---: | :---: | :---: | :---: |
| NUMBER OF SWITCHES | 2 | 2 | 2 | 1 |
| SW 1 / SW 2 | $\mathrm{NO} / \mathrm{NO}$ | NC / NC | $\mathrm{NO} / \mathrm{NC}$ | SPDT |
| 3.3V R ON | $50 \Omega$ | $50 \Omega$ | $50 \Omega$ | $50 \Omega$ |
| $3.3 \mathrm{~V} \mathrm{ton} / \mathrm{t}_{\text {OFF }}$ | $50 / 20 \mathrm{~ns}$ | $50 / 20 \mathrm{~ns}$ | $50 / 20 n s$ | 50 / 20ns |
| 5 V RoN | $30 \Omega$ | $30 \Omega$ | $30 \Omega$ | $30 \Omega$ |
| $5 \mathrm{~V} \mathrm{t}_{\text {ON }} / \mathrm{t}_{\text {OFF }}$ | 35 / 25ns | $35 / 25 n s$ | $35 / 25 n s$ | 35 / 25ns |
| PACKAGES | 8 Ld PDIP, <br> 8 Ld SOIC, 8 Ld SOT-23, 8 Ld MSOP | $\begin{gathered} 8 \mathrm{Ld} \mathrm{~F} \\ 8 \mathrm{LdS} \\ 8 \mathrm{Ld} \mathrm{~S} \end{gathered}$ | PDIP, <br> SOIC, <br> SOT-23 | $\begin{aligned} & 8 \text { Ld PDIP, } \\ & 8 \text { Ld SOIC, } \\ & 6 \text { Ld SOT-23 } \end{aligned}$ |

## Related Literature

Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"

## Features

- Pb-free Available as an Option
- Drop-in Replacements for MAX4541-MAX4544, DG9461, DG9262 - DG9263
- Fully Specified at 3.3 V and 5 V Supplies
- Pin Compatible with MAX323-MAX325
- ON Resistance (RON) $30 \Omega$
- RON Matching Between Channels. . . . . . . . . . . . . . . . . . $<1 \Omega$
- Low Charge Injection . . . . . . . . . . . . . . . . . . . . . . . 5pC (Max)
- Single Supply Operation. . . . . . . . . . . . . . . . . +2.7V to +12V
- Low Power Consumption ( $\mathrm{P}_{\mathrm{D}}$ ) . . . . . . . . . . . . . . . . . . . . $<5 \mu \mathrm{~W}$
- Low Leakage Current (Max at $85^{\circ} \mathrm{C}$ ) . . . . . . . . . . . . . 10nA
- Fast Switching Action
- $\mathrm{t}_{\mathrm{ON}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 3s
- IOFF . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 ns
- Guaranteed Break-Before-Make (ISL84543/ISL84544 only)
- Minimum 2000V ESD Protection per Method 3015.7
- TTL, CMOS Compatible
- Available in SOT-23 Packaging


## Applications

- Battery Powered, Handheld, and Portable Equipment
- Cellular/Mobile Phones
- Pagers
- Laptops, Notebooks, Palmtops
- Communications Systems
- Military Radios
- PBX, PABX
- Test Equipment
- Ultrasound
- Electrocardiograph
- Heads-Up Displays
- Audio and Video Switching
- Various Circuits
- +3V/+5V DACs and ADCs
- Sample and Hold Circuits
- Digital Filters
- Operational Amplifier Gain Switching Networks
- High Frequency Analog Switching
- High Speed Multiplexing
- Integrator Reset Circuits

Pinouts (Note 1)


ISL84542 (PDIP, SOIC) TOP VIEW


ISL84543 (PDIP, SOIC) TOP VIEW


ISL84544 (PDIP, SOIC) TOP VIEW


NOTE:

1. Switches Shown for Logic "0" Input.

## Truth Table

| LOGIC | ISL84541 | ISL84542 | ISL84543 |  | ISL84544 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SW 1, 2 | SW 1, 2 | SW 1 | SW 2 | PIN NC | PIN NO |
|  | OFF | ON | OFF | ON | ON | OFF |
| 1 | ON | OFF | ON | OFF | OFF | ON |

NOTE: Logic " 0 " $\leq 0.8 \mathrm{~V}$. Logic " 1 " $\geq 2.4 \mathrm{~V}$.

ISL84541 (SOT-23)
TOP VIEW


ISL84542 (SOT-23) TOP VIEW


ISL84543 (SOT-23) TOP VIEW


ISL84544 (SOT-23) TOP VIEW


## Pin Descriptions

| PIN | FUNCTION |
| :---: | :--- |
| V+ | System Power Supply Input (+2.7V to $+12 \mathrm{~V})$ |
| GND | Ground Connection |
| IN | Digital Control Input |
| COM | Analog Switch Common Pin |
| NO | Analog Switch Normally Open Pin |
| NC | Analog Switch Normally Closed Pin |
| N.C. | No Internal Connection |

Ordering Information

| PART NO. (BRAND) | TEMP. RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE | PKG. DWG. \# |
| :---: | :---: | :---: | :---: |
| ISL84541CP | 0 to 70 | 8 Ld PDIP | E8.3 |
| ISL84541CPZ (See Note 2) | 0 to 70 | 8 Ld PDIP (Pb-free) | E8.3 |
| ISL84541CB | 0 to 70 | 8 Ld SOIC | M8.15 |
| ISL84541CB-T | 8 Ld SOIC Tape and Reel |  | M8.15 |
| ISL84541CBZ (See Note 2) | 0 to 70 | 8 Ld SOIC (Pb-free) | M8.15 |
| ISL84541CBZ-T (See Note 2) | 8 Ld SOIC Tape and Reel (Pb-free) |  | M8.15 |
| ISL84541IP | -40 to 85 | 8 Ld PDIP | E8.3 |
| ISL84541IPZ (See Note 2) | -40 to 85 | 8 Ld PDIP (Pb-free) | E8.3 |
| ISL84541IB | -40 to 85 | 8 Ld SOIC | M8.15 |
| ISL84541IB-T | 8 Ld SOIC Tape and Reel |  | M8.15 |
| ISL84541IBZ (See Note 2) | -40 to 85 | 8 Ld SOIC (Pb-free) | M8.15 |
| ISL84541IBZ-T (See Note 2) | 8 Ld SOIC Tape and Reel (Pb-free) |  | M8.15 |
| $\begin{aligned} & \text { ISL84541IH-T } \\ & \text { (541I) } \end{aligned}$ | 8 Ld SOT-23 Tape and Reel |  | P8.064 |
| ISL84541IHZ-T <br> (541I) (See Note 2) | 8 Ld SOT-23 Tape and Reel (Pb-free) |  | P8.064 |
| ISL84541IU (541I) | -40 to 85 | 8 Ld MSOP | M8.118 |
| $\begin{aligned} & \text { ISL84541IU-T } \\ & (541 I) \end{aligned}$ | 8 Ld MSOP Tape and Reel |  | M8.118 |
| ISL84541IUZ <br> (541I) (See Note 2) | -40 to 85 | 8 Ld MSOP (Pb-free) | M8.118 |
| ISL84541IUZ-T (541I) (See Note 2) | 8 Ld MSOP Tape and Reel (Pb-free) |  | M8.118 |
| ISL84542CP | 0 to 70 | 8 Ld PDIP | E8.3 |
| ISL84542CPZ (See Note 2) | 0 to 70 | 8 Ld PDIP (Pb-free) | E8.3 |
| ISL84542CB | 0 to 70 | 8 Ld SOIC | M8.15 |
| ISL84542CB-T | 8 Ld SOIC Tape and Reel |  | M8.15 |
| $\begin{aligned} & \text { ISL84542CBZ } \\ & \text { (See Note 2) } \end{aligned}$ | 0 to 70 | 8 Ld SOIC (Pb-free) | M8.15 |
| $\begin{aligned} & \text { ISL84542CBZ-T } \\ & \text { (See Note 2) } \end{aligned}$ | 8 Ld SOIC Tape and Reel (Pb-free) |  | M8.15 |
| ISL84542IP | -40 to 85 | 8 Ld PDIP | E8.3 |
| ISL84542IPZ (See Note 2) | -40 to 85 | 8 Ld PDIP (Pb-free) | E8.3 |
| ISL84542IB | -40 to 85 | 8 Ld SOIC | M8.15 |
| ISL84542IB-T | 8 Ld SOIC Tape and Reel |  | M8.15 |
| ISL84542IBZ (See Note 2) | -40 to 85 | 8 Ld SOIC (Pb-free) | M8.15 |
| ISL84542IBZ-T (See Note 2) | 8 Ld SOIC Tape and Reel (Pb-free) |  | M8.15 |
| $\begin{aligned} & \text { ISL84542IH-T } \\ & (542 \mathrm{I}) \end{aligned}$ | 8 Ld SOT-23 Tape and Reel |  | P8.064 |

## Ordering Information

| PART NO. (BRAND) | TEMP. RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE | PKG. DWG. \# |
| :---: | :---: | :---: | :---: |
| ISL84542IHZ-T (542I) (See Note 2) | 8 Ld SOT-23 Tape and Reel (Pb-free) |  | P8.064 |
| ISL84543CP | 0 to 70 | 8 Ld PDIP | E8.3 |
| $\begin{aligned} & \text { ISL84543CPZ } \\ & \text { (See Note 2) } \end{aligned}$ | 0 to 70 | 8 Ld PDIP (Pb-free) | E8.3 |
| ISL84543CB | 0 to 70 | 8 Ld SOIC | M8.15 |
| ISL84543CB-T | 8 Ld SOIC Tape and Reel |  | M8.15 |
| $\begin{array}{\|l\|} \hline \text { ISL84543CBZ } \\ \text { (See Note 2) } \\ \hline \end{array}$ | 0 to 70 | 8 Ld SOIC (Pb-free) | M8.15 |
| $\begin{aligned} & \text { ISL84543CBZ-T } \\ & \text { (See Note 2) } \end{aligned}$ | 8 Ld SOIC Tape and Reel (Pb-free) |  | M8.15 |
| ISL84543IP | -40 to 85 | 8 Ld PDIP | E8.3 |
| $\begin{aligned} & \text { ISL84543IPZ } \\ & \text { (See Note 2) } \end{aligned}$ | -40 to 85 | 8 Ld PDIP (Pb-free) | E8.3 |
| ISL84543IB | -40 to 85 | 8 Ld SOIC | M8.15 |
| ISL84543IB-T | 8 Ld SOIC Tape and Reel |  | M8.15 |
| $\begin{array}{\|l} \text { ISL84543IBZ } \\ \text { (See Note 2) } \end{array}$ | -40 to 85 | $\begin{aligned} & 8 \mathrm{Ld} \text { SOIC } \\ & \text { (Pb-free) } \end{aligned}$ | M8.15 |
| $\begin{array}{\|l} \hline \text { ISL84543IBZ-T } \\ \text { (See Note 2) } \\ \hline \end{array}$ | 8 Ld SOIC Tape and Reel (Pb-free) |  | M8.15 |
| $\begin{aligned} & \text { ISL84543IH-T } \\ & (543 \mathrm{I}) \end{aligned}$ | 8 Ld SOT-23 Tape and Reel |  | P8.064 |
| ISL84543IHZ-T <br> (543I) (See Note 2) | 8 Ld SOT-23 Tape and Reel (Pb-free) |  | P8.064 |
| ISL84544CP | 0 to 70 | 8 Ld PDIP | E8.3 |
| $\begin{aligned} & \text { ISL84544CPZ } \\ & \text { (See Note 2) } \end{aligned}$ | 0 to 70 | 8 Ld PDIP (Pb-free) | E8.3 |
| ISL84544CB | 0 to 70 | 8 Ld SOIC | M8.15 |
| ISL84544CB-T | 8 Ld SOIC Tape and Reel |  | M8.15 |
| $\begin{aligned} & \text { ISL84544CBZ } \\ & \text { (See Note 2) } \end{aligned}$ | 0 to 70 | $\begin{aligned} & 8 \text { Ld SOIC } \\ & \text { (Pb-free) } \end{aligned}$ | M8.15 |
| $\begin{aligned} & \text { ISL84544CBZ-T } \\ & \text { (See Note 2) } \end{aligned}$ | 8 Ld SOIC Tape and Reel (Pb-free) |  | M8.15 |
| ISL84544IP | -40 to 85 | 8 Ld PDIP | E8.3 |
| $\begin{aligned} & \text { ISL84544IPZ } \\ & \text { (See Note 2) } \end{aligned}$ | -40 to 85 | 8 Ld PDIP (Pb-free) | E8.3 |
| ISL84544IB | -40 to 85 | 8 Ld SOIC | M8.15 |
| ISL84544IB-T | 8 Ld SOIC Tape and Reel |  | M8.15 |
| $\begin{aligned} & \text { ISL84544IBZ } \\ & \text { (See Note 2) } \end{aligned}$ | -40 to 85 | $\begin{aligned} & 8 \text { Ld SOIC } \\ & \text { (Pb-free) } \end{aligned}$ | M8.15 |
| ISL84544IBZ-T (See Note 2) | 8 Ld SOIC Tape and Reel (Pb-free) |  | M8.15 |
| $\begin{aligned} & \text { ISL84544IH-T } \\ & \text { (544I) } \end{aligned}$ | 6 Ld SOT-23 Tape and Reel |  | P6.064 |
| ISL84544IHZ-T <br> (544I) (See Note 2) | 6 Ld SOT-23 Tape and Reel (Pb-free) |  | P6.064 | NOTE:

2. Intersil Pb -free products employ special Pb -free material sets; molding compounds/die attach materials and $100 \%$ matte tin plate termination finish, which is compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J Std-020B.

| Absolute Maximum Ratings |  |
| :---: | :---: |
| V+ to GND | -0.3 to15V |
| Input Voltages |  |
| IN (Note 3). | -0.3 to ((V+)+0.3V) |
| NO, NC (Note 3) | -0.3 to ((V+)+0.3V) |
| Output Voltages |  |
| COM (Note 3) | -0.3 to ((V+) + 0.3V) |
| Continuous Current (Any Terminal) | 10 mA |
| Peak Current, IN, NO, NC, or COM (Pulsed 1ms, 10\% Duty Cycle, Max) | 20 mA |
| ESD Rating (Per MIL-STD-883 Method | >2kV |

## Operating Conditions

Temperature Range
ISL8454XCX . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $40^{\circ} 0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{Co}$

## Thermal Information

| Thermal Resistance (Typical, Note 4) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: |
| 6 Ld SOT-23 Package | 230 |
| 8 Ld SOT-23 Package | 215 |
| 8 Ld MSOP Package | 210 |
| 8 LD SOIC Package . | 170 |
| 8 LD PDIP Package | 140 |
| Maximum Junction Temperature (Plastic Package) | $150^{\circ} \mathrm{C}$ |
| Moisture Sensitivity (See Technical Brief TB363) |  |
| All Other Packages. | Level 1 |
| 8 Ld SOT-23 Package | Level 2 |
| Maximum Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Maximum Lead Temperature (Soldering 10s) . (SOIC, MSOP and SOT-23 - Lead Tips Only) | $300^{\circ} \mathrm{C}$ |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTES:
3. Signals on NC, NO, COM, or IN exceeding V+ or GND are clamped by internal diodes. Limit forward diode current to maximum current ratings.
4. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

## Electrical Specifications - 5V Supply Test Conditions: $\mathrm{V}_{+}=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 5 ),

 Unless Otherwise Specified| PARAMETER | TEST CONDITIONS | TEMP <br> $\left({ }^{\circ} \mathrm{C}\right)$ | MIN <br> (NOTE 6) | TYP | MAX <br> (NOTE 6) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| UNITS |  |  |  |  |  |

## ANALOG SWITCH CHARACTERISTICS

| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ON Resistance, R ${ }_{\text {ON }}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.5 \mathrm{~V} \text {, }$ <br> See Figure 5 | 25 | - | 30 | 60 | $\Omega$ |
|  |  | Full | - | - | 75 | $\Omega$ |
| RON Matching Between Channels, $\Delta \mathrm{R}_{\mathrm{ON}}$ | $\mathrm{V}_{+}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3.5 \mathrm{~V}$ | 25 | - | 0.8 | 2 | $\Omega$ |
|  |  | Full | - | - | 4 | $\Omega$ |
| $\mathrm{R}_{\text {ON }}$ Flatness, $\mathrm{R}_{\mathrm{FLAT}}$ (ON) | $\mathrm{V}_{+}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 2 \mathrm{~V}, 3 \mathrm{~V}$ | Full | - | 7 | 8 | $\Omega$ |
| NO or NC OFF Leakage Current, ${ }^{\mathrm{I}_{\mathrm{NO}}(\mathrm{OFF})}$ or ${ }^{\mathrm{I}} \mathrm{NC}$ (OFF) | $\mathrm{V}_{+}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=4.5 \mathrm{~V}, 1 \mathrm{~V} \text {, }$ Note 7 | 25 | -0.1 | 0.01 | 0.1 | nA |
|  |  | Full | -5 | - | 5 | nA |
| COM OFF Leakage Current, ICOM(OFF) | $\mathrm{V}_{+}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=4.5 \mathrm{~V}, 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 4.5 \mathrm{~V} \text {, }$ Note 7 | 25 | -0.1 | - | 0.1 | nA |
|  |  | Full | -5 | - | 5 | nA |
| COM ON Leakage Current, ICOM(ON) | $\mathrm{V}_{+}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 4.5 \mathrm{~V} \text {, or } \mathrm{V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V} \text {, }$ <br> 4.5 V , or Floating, Note 7 | 25 | -0.2 | - | 0.2 | nA |
|  |  | Full | -10 | - | 10 | nA |

## Electrical Specifications - 5V Supply Test Conditions: $\mathrm{V}_{+}=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 5), Unless Otherwise Specified (Continued)

| PARAMETER | TEST CONDITIONS | $\begin{aligned} & \text { TEMP } \\ & \left({ }^{\circ} \mathrm{C}\right) \end{aligned}$ | $\begin{gathered} \text { MIN } \\ \text { (NOTE 6) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (NOTE 6) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ton | $\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{V}_{\mathrm{IN}}=0$ to 3 V , See Figure 1 | 25 | - | 35 | 100 | ns |
|  |  | Full | - | - | 240 | ns |
| Turn-OFF Time, toff | $\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{V}_{\mathrm{IN}}=0$ to 3 V , See Figure 1 | 25 | - | 25 | 75 | ns |
|  |  | Full | - | - | 150 | ns |
| Break-Before-Make Time Delay (ISL84543, ISL84544), $\mathrm{t}_{\mathrm{D}}$ | $\mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{~V}_{\mathrm{NO}}=\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \mathrm{~V} \text {, }$ See Figure 3 | Full | 2 | 10 | - | ns |
| Charge Injection, Q | $C_{L}=1.0 n F, V_{G}=0 V, R_{G}=0 \Omega$, See Figure 2 | 25 | - | 1 | 5 | pC |
| OFF Isolation | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$, See Figure 4 | 25 | - | 76 | - | dB |
| Crosstalk (Channel-to-Channel) | $\mathrm{R}_{\mathrm{L}}=50 \Omega, C_{L}=5 p \mathrm{~F}, \mathrm{f}=1 \mathrm{MHz}$, See Figure 6 | 25 | - | -90 | - | dB |
| NO or NC OFF Capacitance, C OFF | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, See Figure 7 | 25 | - | 8 | - | pF |
| COM OFF Capacitance, Com(OFF) | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, See Figure 7 | 25 | - | 8 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM(ON) }}$ | $f=1 \mathrm{MHz}, V_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, See Figure 7 , ISL84541/2/3 | 25 | - | 13 | - | pF |
|  | $f=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V} \text {, See Figure } 7 \text {, }$ ISL84544 | 25 | - | 20 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | 2.7 |  | 12 | V |
| Positive Supply Current, I+ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{~N}}=0 \mathrm{~V}$ or $\mathrm{V}_{+}$, all channels on or off | Full | -1 | 0.0001 | 1 | $\mu \mathrm{A}$ |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | - | 0.8 | V |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 2.4 | - | - | V |

NOTES:
5. $\mathrm{V}_{\mathrm{IN}}=$ input voltage to perform proper function.
6. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
7. Leakage parameter is $100 \%$ tested at high temp, and guaranteed by correlation at $25^{\circ} \mathrm{C}$.

## Electrical Specifications - 3.3V Supply

Test Conditions: $\mathrm{V}+=+3.0 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 5), Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS | TEMP $\left({ }^{\circ} \mathrm{C}\right)$ | $\begin{gathered} \text { MIN } \\ \text { (NOTE 6) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ (\text { NOTE 6) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON Resistance, R R | $\mathrm{V}+=3 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}$ | 25 | - | 50 | 80 | $\Omega$ |
|  |  | Full | - | - | 140 | $\Omega$ |
| RON Matching Between Channels, $\Delta \mathrm{R}_{\mathrm{ON}}$ | $\mathrm{V}+=3.3 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}$ | 25 | - | 0.8 | 2 | $\Omega$ |
|  |  | Full | - | - | 4 | $\Omega$ |
| RON Flatness, $\mathrm{R}_{\mathrm{FLAT}}$ (ON) | $\begin{aligned} & \mathrm{V}_{+}=3.3 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=0.5 \mathrm{~V}, \\ & 1 \mathrm{~V}, 1.5 \mathrm{~V} \end{aligned}$ | 25 | - | 6 | 10 | $\Omega$ |
|  |  | Full | - | 7 | 12 | $\Omega$ |
| NO or NC OFF Leakage Current, ${ }^{\prime} \mathrm{NO}$ (OFF) or ${ }^{1} \mathrm{NC}$ (OFF) | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 3 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=3 \mathrm{~V}, 1 \mathrm{~V}$, Note 7 | 25 | -0.1 | 0.01 | 0.1 | nA |
|  |  | Full | -5 | - | 5 | nA |
| COM OFF Leakage Current, ICOM(OFF) | $\mathrm{V}_{+}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=3 \mathrm{~V}, 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 3 \mathrm{~V}$, Note 7 | 25 | -0.1 | 0.01 | 0.1 | nA |
|  |  | Full | -5 | - | 5 | nA |
| COM ON Leakage Current, ICOM(ON) | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}, 3 \mathrm{~V}$, or $\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1 \mathrm{~V}, 3 \mathrm{~V}$, or floating, Note 7 | 25 | -0.2 | - | 0.2 | nA |
|  |  | Full | -10 | - | 10 | nA |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, t ON | $\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{V}_{\mathrm{IN}}=0$ to 3 V | 25 | - | 50 | 120 | ns |
|  |  | Full |  |  | 200 | ns |
| Turn-OFF Time, toff | $\mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{V}_{\text {IN }}=0$ to 3 V | 25 | - | 20 | 50 | ns |
|  |  | Full | - | - | 120 | ns |
| Break-Before-Make Time Delay (ISL84543, ISL84544), tD | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IN}}=0 \text { to } 3 \mathrm{~V} \end{aligned}$ | Full | 3 | 30 | - | ns |
| Charge Injection, Q | $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}, \mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ | 25 | - | 1 | 5 | pC |
| OFF Isolation | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$ | 25 | - | 76 | - | dB |
| Crosstalk (Channel-to-Channel) |  | 25 | - | -90 | - | dB |
| NO or NC OFF Capacitance, CoFF | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$ | 25 | - | 8 | - | pF |
| COM OFF Capacitance, $\mathrm{C}_{\mathrm{COM}(\mathrm{OFF})}$ | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$ | 25 | - | 8 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM }}(\mathrm{ON})$ | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, ISL84541/2/3 | 25 | - | 13 | - | pF |
|  | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{NO}}$ or $\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V}$, ISL84544 | 25 | - | 20 | - | pF |

## POWER SUPPLY CHARACTERISTICS

| Positive Supply Current, I+ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ or $\mathrm{V}_{+}$, all channels on or off | Full | -1 | - | 1 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | - | 0.8 | V |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 2.4 | - | - | V |
| Input Current, $\mathrm{I}_{\text {INH, }}$ I $\mathrm{I}_{\text {NL }}$ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{+}$ | Full | -1 | - | 1 | $\mu \mathrm{A}$ |

## Test Circuits and Waveforms



Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

$$
\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{(\mathrm{NO} \text { or } \mathrm{NC})} \frac{R_{\mathrm{L}}}{R_{\mathrm{L}}+R_{(\mathrm{ON})}}
$$

FIGURE 1A. MEASUREMENT POINTS
FIGURE 1B. TEST CIRCUIT
FIGURE 1. SWITCHING TIMES


FIGURE 2A. MEASUREMENT POINTS
FIGURE 2. CHARGE INJECTION


FIGURE 3A. MEASUREMENT POINTS (ISL84543 ONLY)

## Test Circuits and Waveforms (Continued)



FIGURE 3C. MEASUREMENT POINTS (ISL84544 ONLY)
FIGURE 3. BREAK-BEFORE-MAKE TIME


FIGURE 4. OFF ISOLATION TEST CIRCUIT


FIGURE 6. CROSSTALK TEST CIRCUIT


FIGURE 5. RON TEST CIRCUIT


FIGURE 7. CAPACITANCE TEST CIRCUIT

## Detailed Description

The ISL84541-ISL84544 dual analog switches offer precise switching capability from a single 2.7 V to 12 V supply with low on-resistance ( $30 \Omega$ ) and high speed operation (ton $=35 \mathrm{~ns}$, toff $=25 \mathrm{~ns}$ ). The devices are especially well suited to portable battery powered equipment thanks to the low operating supply voltage ( 2.7 V ), low power consumption $(5 \mu \mathrm{~W})$, low leakage currents (100pA max), and the tiny SOT-23 packaging. High frequency applications also benefit from the wide bandwidth, and the very high off isolation and crosstalk rejection.

## Supply Sequencing And OvervoItage Protection

With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to $V+$ and to GND (see Figure 8). To prevent forward biasing these diodes, V+ must be applied before any input signals, and input signal voltages must remain between $\mathrm{V}+$ and GND. If these conditions cannot be guaranteed, then one of the following two protection methods should be employed.

Logic inputs can easily be protected by adding a $1 \mathrm{k} \Omega$ resistor in series with the input (see Figure 8). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation.
Adding a series resistor to the switch input defeats the purpose of using a low $\mathrm{R}_{\mathrm{ON}}$ switch, so two small signal diodes can be added in series with the supply pins to provide overvoltage protection for all pins (see Figure 8). These additional diodes limit the analog signal from 1 V below V + to 1 V above GND. The low leakage current performance is unaffected by this approach, but the switch resistance may increase, especially at low supply voltages.


FIGURE 8. OVERVOLTAGE PROTECTION

## Power-Supply Considerations

The ISL8454X construction is typical of most CMOS analog switches, except that they have only two supply pins: $V_{+}$and GND. V+ and GND drive the internal CMOS switches and set
their analog voltage limits. Unlike switches with a 13 V maximum supply voltage, the ISL8454X 15V maximum supply voltage provides plenty of room for the $10 \%$ tolerance of 12 V supplies, as well as room for overshoot and noise spikes.

The minimum recommended supply voltage is 2.7 V . It is important to note that the input signal range, switching times, and on-resistance degrade at lower supply voltages. Refer to the electrical specification tables and Typical Performance curves for details.
V+ and GND also power the internal logic and level shifters. The level shifters convert the logic levels to switched $V+$ and GND signals to drive the analog switch gate terminals.

This family of switches cannot be operated with bipolar supplies, because the input switching point becomes negative in this configuration.

## Logic-Level Thresholds

This switch family is TTL compatible ( 0.8 V and 2.4 V ) over a supply range of 3 V to 11 V (see Figure 15). At 12 V the $\mathrm{V}_{\mathrm{IH}}$ level is about 2.5 V . This is still below the TTL guaranteed high output minimum level of 2.8 V , but noise margin is reduced. For best results with a 12 V supply, use a logic family the provides a $\mathrm{V}_{\mathrm{OH}}$ greater than 3 V .

The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to V+ with a fast transition time minimizes power dissipation.

## High-Frequency Performance

In $50 \Omega$ systems, signal response is reasonably flat even past 300 MHz (see Figure 16). Figure 16 also illustrates that the frequency response is very consistent over a wide $V+$ range, and for varying analog signal levels.
An off switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feedthrough from a switch's input to its output. Off Isolation is the resistance to this feedthrough, while Crosstalk indicates the amount of feedthrough from one switch to another. Figure 17 details the high Off Isolation and Crosstalk rejection provided by this family. At 10 MHz , off isolation is about 50 dB in $50 \Omega$ systems, decreasing approximately 20 dB per decade as frequency increases. Higher load impedances decrease Off Isolation and Crosstalk rejection due to the voltage divider action of the switch OFF impedance and the load impedance.

## Leakage Considerations

Reverse ESD protection diodes are internally connected between each analog-signal pin and both V+ and GND. One of these diodes conducts if any analog signal exceeds V+ or GND.

Virtually all the analog leakage current comes from the ESD diodes to $\mathrm{V}+$ or GND. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced,
they are reverse biased differently. Each is biased by either V+ or GND and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the V+ and GND pins constitutes the analog-signal-path leakage current. All analog leakage current flows
between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog-signal paths and $\mathrm{V}+$ or GND.

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified


FIGURE 9. ON RESISTANCE vs SUPPLY VOLTAGE


FIGURE 11. RON MATCH vs SWITCH VOLTAGE


FIGURE 10. ON RESISTANCE vs SWITCH VOLTAGE


FIGURE 12. CHARGE INJECTION vs SWITCH VOLTAGE

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 13. TURN - ON TIME vs SUPPLY VOLTAGE


FIGURE 15. DIGITAL SWITCHING POINT vs SUPPLY VOLTAGE


FIGURE 17. CROSSTALK AND OFF ISOLATION


FIGURE 14. TURN - OFF TIME vs SUPPLY VOLTAGE


FIGURE 16. FREQUENCY RESPONSE

## Die Characteristics

SUBSTRATE POTENTIAL (POWERED UP):
GND
TRANSISTOR COUNT:
ISL84541: 66
ISL84542: 66
ISL84543: 66
ISL84544: 58

## PROCESS:

Si Gate CMOS

## Dual-In-Line Plastic Packages (PDIP)


-B.


NOTES:

1. Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95.
4. Dimensions $A, A 1$ and $L$ are measured with the package seated in JEDEC seating plane gauge GS-3.
5. D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch ( 0.25 mm ).
6. $E$ and $e_{A}$ are measured with the leads constrained to be perpendicular to datum -C .
7. $e_{B}$ and $e_{C}$ are measured at the lead tips with the leads unconstrained. $e_{C}$ must be zero or greater.
8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch ( 0.25 mm ).
9. N is the maximum number of terminal positions.
10. Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of $0.030-0.045$ inch (0.76-1.14mm).

E8.3 (JEDEC MS-001-BA ISSUE D) 8 LEAD DUAL-IN-LINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |  |  |  |  |  |
| A | - | 0.210 | - | 5.33 | 4 |  |  |  |  |  |
| A1 | 0.015 | - | 0.39 | - | 4 |  |  |  |  |  |
| A2 | 0.115 | 0.195 | 2.93 | 4.95 | - |  |  |  |  |  |
| B | 0.014 | 0.022 | 0.356 | 0.558 | - |  |  |  |  |  |
| B1 | 0.045 | 0.070 | 1.15 | 1.77 | 8,10 |  |  |  |  |  |
| C | 0.008 | 0.014 | 0.204 | 0.355 | - |  |  |  |  |  |
| D | 0.355 | 0.400 | 9.01 | 10.16 | 5 |  |  |  |  |  |
| D1 | 0.005 | - | 0.13 | - | 5 |  |  |  |  |  |
| E | 0.300 | 0.325 | 7.62 | 8.25 | 6 |  |  |  |  |  |
| E1 | 0.240 | 0.280 | 6.10 | 7.11 | 5 |  |  |  |  |  |
| e | 0.100 | BSC | 2.54 | BSC | - |  |  |  |  |  |
| $e_{\text {A }}$ | 0.300 | BSC | 7.62 | BSC | 6 |  |  |  |  |  |
| e $_{B}$ | - | 0.430 | - | 10.92 | 7 |  |  |  |  |  |
| L | 0.115 | 0.150 | 2.93 | 3.81 | 4 |  |  |  |  |  |
| N | 8 |  |  |  |  |  |  |  | 8 | 9 |

Rev. 0 12/93

Mini Small Outline Plastic Packages (MSOP)


NOTES:

1. These package dimensions are within allowable dimensions of JEDEC MO-187BA.
2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
3. Dimension " $D$ " does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm ( 0.006 inch) per side.
4. Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. $-\mathrm{H}-$ Interlead flash and protrusions shall not exceed 0.15 mm ( 0.006 inch) per side.
5. Formed leads shall be planar with respect to one another within $0.10 \mathrm{~mm}(0.004)$ at seating Plane.
6. " $L$ " is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08 mm ( 0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07 mm ( 0.0027 inch).
10. Datums -A - and $-\mathrm{B}-$ to be determined at Datum plane $-\mathrm{H}-$.
11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only.

M8.118 (JEDEC MO-187AA)
8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.037 | 0.043 | 0.94 | 1.10 | - |
| A1 | 0.002 | 0.006 | 0.05 | 0.15 | - |
| A2 | 0.030 | 0.037 | 0.75 | 0.95 | - |
| b | 0.010 | 0.014 | 0.25 | 0.36 | 9 |
| c | 0.004 | 0.008 | 0.09 | 0.20 | - |
| D | 0.116 | 0.120 | 2.95 | 3.05 | 3 |
| E1 | 0.116 | 0.120 | 2.95 | 3.05 | 4 |
| e | 0.026 |  | BSC | 0.65 |  |
| BSC |  |  |  |  |  |
| E | 0.187 | 0.199 | 4.75 | 5.05 | - |
| L | 0.016 | 0.028 | 0.40 | 0.70 | 6 |
| L1 | 0.037 |  | REF | 0.95 |  |
| REF | - |  |  |  |  |
| N | 8 |  |  | 8 |  |
| R | 0.003 | - | 0.07 | - | 7 |
| R1 | 0.003 | - | 0.07 | - | - |
| 0 | $5^{\circ}$ | $15^{\circ}$ | $5^{\circ}$ | $15^{\circ}$ | - |
| $\alpha$ | $0^{\circ}$ | $6^{\circ}$ | $0^{\circ}$ | $6^{\circ}$ | - |

Rev. 2 01/03

## Small Outline Plastic Packages (SOIC)



NOTES:

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm ( 0.010 inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " L " is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width "B", as measured 0.36 mm ( 0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61 mm ( 0.024 inch).
10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M8.15 (JEDEC MS-012-AA ISSUE C) 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |  |  |  |  |  |  |  |
| A | 0.0532 | 0.0688 | 1.35 | 1.75 | - |  |  |  |  |  |  |  |
| A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - |  |  |  |  |  |  |  |
| B | 0.013 | 0.020 | 0.33 | 0.51 | 9 |  |  |  |  |  |  |  |
| C | 0.0075 | 0.0098 | 0.19 | 0.25 | - |  |  |  |  |  |  |  |
| D | 0.1890 | 0.1968 | 4.80 | 5.00 | 3 |  |  |  |  |  |  |  |
| E | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 |  |  |  |  |  |  |  |
| e | 0.050 |  | BSC | 1.27 | BSC |  |  |  |  |  |  |  |
| H | 0.2284 | 0.2440 | 5.80 | 6.20 | - |  |  |  |  |  |  |  |
| h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 |  |  |  |  |  |  |  |
| L | 0.016 | 0.050 | 0.40 | 1.27 | 6 |  |  |  |  |  |  |  |
| N | 8 |  |  |  |  |  |  | 8 |  |  |  |  |
| $\alpha$ | $0^{0}$ | $8^{0}$ | $0^{0}$ | $8^{0}$ | - |  |  |  |  |  |  |  |

Rev. 0 12/93

## Small Outline Transistor Plastic Packages (SOT23-6)


BASE METAL

VIEW C

P6.064
6 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.036 | 0.057 | 0.90 | 1.45 | - |
| A1 | 0.000 | 0.0059 | 0.00 | 0.15 | - |
| A2 | 0.036 | 0.051 | 0.90 | 1.30 | - |
| b | 0.012 | 0.020 | 0.30 | 0.50 | - |
| b1 | 0.012 | 0.018 | 0.30 | 0.45 |  |
| C | 0.003 | 0.009 | 0.08 | 0.22 | 6 |
| c1 | 0.003 | 0.008 | 0.08 | 0.20 | 6 |
| D | 0.111 | 0.118 | 2.80 | 3.00 | 3 |
| E | 0.103 | 0.118 | 2.60 | 3.00 | - |
| E1 | 0.060 | 0.068 | 1.50 | 1.75 | 3 |
| e | 0.0374 Ref |  | 0.95 Ref |  | - |
| e1 | 0.0748 Ref |  | 1.90 Ref |  | - |
| L | 0.014 | 0.022 | 0.35 | 0.55 | 4 |
| L1 | 0.024 Ref. |  | 0.60 Ref. |  |  |
| L2 | 0.010 Ref. |  | 0.25 Ref. |  |  |
| N | 6 |  | 6 |  | 5 |
| R | 0.004 | - | 0.10 | - |  |
| R1 | 0.004 | 0.010 | 0.10 | 0.25 |  |
| $\alpha$ | $0^{0}$ | $8^{0}$ | $0^{0}$ | $8^{0}$ | - |

Rev. 3 9/03
NOTES:

1. Dimensioning and tolerance per ASME Y14.5M-1994.
2. Package conforms to EIAJ SC-74 and JEDEC MO178AB.
3. Dimensions D and E1 are exclusive of mold flash, protrusions, or gate burrs.
4. Footlength $L$ measured at reference to gauge plane.
5. " N " is the number of terminal positions.
6. These Dimensions apply to the flat section of the lead between 0.08 mm and 0.15 mm from the lead tip.
7. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only

## Small Outline Transistor Plastic Packages (SOT23-8)



P8.064
8 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.036 | 0.057 | 0.90 | 1.45 | - |
| A1 | 0.000 | 0.0059 | 0.00 | 0.15 | - |
| A2 | 0.036 | 0.051 | 0.90 | 1.30 | - |
| b | 0.009 | 0.015 | 0.22 | 0.38 | - |
| b1 | 0.009 | 0.013 | 0.22 | 0.33 |  |
| C | 0.003 | 0.009 | 0.08 | 0.22 | 6 |
| c1 | 0.003 | 0.008 | 0.08 | 0.20 | 6 |
| D | 0.111 | 0.118 | 2.80 | 3.00 | 3 |
| E | 0.103 | 0.118 | 2.60 | 3.00 | - |
| E1 | 0.060 | 0.067 | 1.50 | 1.70 | 3 |
| e | 0.0256 Ref |  | 0.65 Ref |  | - |
| e1 | 0.0768 Ref |  | 1.95 Ref |  | - |
| L | 0.014 | 0.022 | 0.35 | 0.55 | 4 |
| L1 | 0.024 Ref. |  | 0.60 Ref. |  |  |
| L2 | 0.010 Ref. |  | 0.25 Ref. |  |  |
| N | 8 |  | 8 |  | 5 |
| R | 0.004 | - | 0.10 | - |  |
| R1 | 0.004 | 0.010 | 0.10 | 0.25 |  |
| $\alpha$ | $0^{0}$ | $8^{0}$ | $0^{0}$ | $8^{0}$ | - |

Rev. 2 9/03
NOTES:

1. Dimensioning and tolerance per ASME Y14.5M-1994.
2. Package conforms to EIAJ SC-74 and JEDEC MO178BA.
3. Dimensions D and E1 are exclusive of mold flash, protrusions, or gate burrs.
4. Footlength $L$ measured at reference to gauge plane.
5. " $N$ " is the number of terminal positions.
6. These Dimensions apply to the flat section of the lead between 0.08 mm and 0.15 mm from the lead tip.
7. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com

## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Intersil:

```
ISL84544IBZ
```


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

