## High-Speed USB 2.0 (480Mbps) Multiplexer

## I SL54220

The Intersil ISL54220 is a single supply dual 2:1 multiplexer that can operate from a single 2.7 V to 5.5 V supply. It contains two SPDT (Single Pole/Double Throw) switches configured as a DPDT. The part was designed for switching or routing of USB High-Speed signals and/or USB Full-speed signals in portable battery powered products.
The $6 \Omega$ switches can swing rail-to-rail and were specifically designed to pass USB full speed data signals that range from 0 V to 3.3 V and USB high speed data signals that range from 0 V to 400 mV . They have high bandwidth and low capacitance to pass USB high-speed data signals with minimal distortion.
The digital logic inputs are 1.8 V logic compatible when operated with a 2.7 V to 3.6 V supply. The ISL54220 has an output enable pin to open all the switches.
The ISL54220 is available in 10 Ld $1.8 \mathrm{~mm} \times 1.4 \mathrm{~mm}$ $\mu$ TQFN, 10 Ld TDFN and 10 Ld MSOP packages. It operates over a temperature range of -40 to $+85^{\circ} \mathrm{C}$.

## Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"
- Application Note AN1449 "ISL54220IRUEVAL1Z Evaluation Board User's Manual"


## Features

- High-Speed (480Mbps) and Full-Speed (12Mbps) Signaling Capability per USB 2.0
- 1.8 V Logic Compatible ( 2.7 V to +3.6 V supply)
- Enable Pin to Open all Switches
- Power OFF Protection
- D-/D+ Pins Overvoltage Tolerant to 5.5V
-     - 3dB Frequency . . . . . . . . . . . . . . . . . 742 MHz
- Low ON Capacitance @ 240MHz . . . . . . . . . 4.2pF
- Low ON-Resistance @ VDD = 5.5V . . . . . . . 4.5
- Low ON-Resistance @ VDD = 3.3V . . . . . . . $6.0 \Omega$
- Single Supply Operation (VDD) . . . . . 2.7V to 5.5V
- Available in $\mu$ TQFN, TDFN, and MSOP Packages
- Pb-Free (RoHS Compliant)
- Compliant with USB 2.0 Short Circuit and Overvoltage Requirements Without Additional External Components
Applications* (see page 15)
- MP3 and other Personal Media Players
- Cellular/Mobile Phones
- PDA's
- Digital Cameras and Camcorders
- USB Switching


## Application Block Diagram



USB 2.0 HS Eye Pattern With Switches In The Signal Path


TIME SCALE ( $0.2 \mathrm{~ns} /$ DIV)

## Pin Configurations



ISL54220
(10 LD 1.8X1.4 $\mu$ TQFN)
TOP VIEW


NOTE:

1. Switches Shown for SEL = Logic "1" and $\overline{\mathrm{OE}}=$ Logic " 0 ".

## Truth Table

| $\overline{\mathbf{O E}}$ | SEL | HSD1-, HSD1+ | HSD2-, HSD2+ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | ON | OFF |
| 0 | 1 | OFF | ON |
| 1 | X | OFF | OFF |

Logic " 0 " when $\leq 0.5 \mathrm{~V}$, Logic " 1 " when $\geq 1.4 \mathrm{~V}$ with a 2.7 V to 3.6V Supply.

Pin Descriptions

| TDFN | MSOP | $\boldsymbol{\mu}$ TQFN | NAME | FUNCTI ON |
| :---: | :---: | :---: | :---: | :--- |
| 10 | 10 | 9 | VDD | Power Supply (2.7V to <br> $5.5 \mathrm{~V})$ |
| 1 | 1 | 10 | SEL | Select Logic Control <br> Input |
| 2 | 2 | 1 | HSD1+ | USB Data Port (Channel <br> 1 Positive Input) |
| 3 | 3 | 2 | HSD2+ | USB Data Port (Channel <br> 2 Positive Input) |
| 4 | 4 | 3 | D+ | USB Data Common <br> Positive Port |
| 5 | 5 | 4 | GND | Ground Connection <br> 6 <br> 7 |
| 7 | 6 | HSD2- | USB Data Port (Channel <br> 2 Negative Input) |  |
| 8 | 8 | 7 | HSD1- | USB Data Port (Channel <br> 1 Negative Input) |
| 9 | 9 | 8 | $\overline{\text { OE }}$ | Bus Switch Enable Common |
| PD | - | - | PD | Thermal Pad. Tie to <br> Ground or Float |

## Ordering Information

| PART NUMBER <br> (Note 5) | PART <br> MARKI NG | TEMP. RANGE <br> $\left({ }^{\circ} \mathbf{C}\right)$ | PACKAGE <br> (Pb-Free) | PKG. <br> DWG. \# |
| :--- | :--- | :--- | :--- | :--- |
| ISL54220I RUZ-T (Notes 2, 4) | H | -40 to +85 | 10 Ld 1.8mmx1.4mm $\mu$ TQFN (Tape and Reel) | L10.1.8×1.4A |
| ISL54220I RTZ (Note 3) | 4220 | -40 to +85 | 10 Ld 3x3 TDFN | L10.3x3A |
| ISL54220I RTZ-T (Notes 2, 3) | 4220 | -40 to +85 | 10 Ld 3x3 TDFN (Tape and Reel) | L10.3x3A |
| ISL54220IUZ (Note 3) | 54220 | -40 to +85 | 10 Ld MSOP | M10.118 |
| ISL54220IUZ-T (Notes 2, 3) | 54220 | -40 to +85 | 10 Ld MSOP (Tape and Reel) | M10.118 |
| ISL54220I RUEVAL1Z | Evaluation Board |  |  |  |

NOTES:
2. Please refer to TB347 for details on reel specifications.
3. These Intersil Pb -free plastic packaged products employ special Pb -free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
4. These Intersil Pb -free plastic packaged products employ special Pb -free material sets; molding compounds/die attach materials and NiPdAu plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
5. For Moisture Sensitivity Level (MSL), please see device information page for ISL54220. For more information on MSL please see techbrief TB363.

## Absolute Maximum Ratings

| VDD to GND | -0.3 to 6.5 V |
| :---: | :---: |
| Input Voltages |  |
| HSD2x, HSD1x (Note 6) | -0.3V to 6.5V |
| SEL, $\overline{\mathrm{OE}}$ (Note 6) | -0.3 to ( ( $\mathrm{V}_{\mathrm{DD}}$ ) $\left.+0.3 \mathrm{~V}\right)$ |
| Output Voltages |  |
| D+, D- (Note 6) | -0.3V to 6.5V |
| Continuous Current (HSD2x, HSD1x) | $\pm 40 \mathrm{~mA}$ |
| Peak Current (HSD2x, HSD1x) <br> (Pulsed 1ms, 10\% Duty Cycle, Max) | $\pm 100 \mathrm{~mA}$ |
| ESD Rating |  |
| Human Body Model | >6kV |
| Machine Model | >500V |
| Charged Device Model | $>2 \mathrm{kV}$ |
| Latch-up Tested per JEDEC; Class |  |

## Thermal I nformation

| Thermal Resistance (Typical) | $\theta_{J}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\mathrm{J}} \mathrm{C}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: |
| 10 Ld $\mu$ TQFN ( Notes 8, 10) | 160 | 105 |
| 10 Ld TDFN (Notes 8, 9) | 55 | 18 |
| 10 Ld MSOP (Note 7, 10) | 165 | 65 |
| Maximum Junction Temperatu | tic Package) | $+150^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature | -65 | ${ }^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Pb-Free Reflow Profile . . . . http://www.intersil.com/pb | FreeReflow. | ee link below asp |

## Operating Conditions

Temperature Range . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
VDD Supply Voltage Range . . . . . . . . . . 2.7 V to 5.5 V
Logic Control Input Voltage . . . . . . . . . . . . 0 V to VDD

Logic Control Input Voltage . . . . . . . . . . . . . . . . OV to V
Analog Signal Range . . . . . . . . . . . . . . . . . . . . . OV to VD

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.
NOTES:
6. Signals on HSD1x, HSD2x, D+,D- exceeding GND by specified amount are clamped. Signals on $\overline{O E}$ and SEL exceeding $V_{D D}$ or GND by specified amount are clamped. Limit current to maximum current ratings.
7. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
8. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
9. For $\theta_{\mathrm{J}} \mathrm{C}$, the "case temp" location is the center of the exposed metal pad on the package underside.
10. For $\theta_{J} c$, the "case temp" location is the center of the package top.

Electrical Specifications - 2.7V to 5.5V Supply

Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.3 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SELH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{SELL}}=0.5 \mathrm{~V}$, $\mathrm{V} \overline{\mathrm{OE}} \mathrm{H}=1.4 \mathrm{~V}, \mathrm{~V} \overline{\mathrm{OEL}}=0.5 \mathrm{~V}$, (Note 11), Unless Otherwise Specified.
Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDI TIONS | $\begin{gathered} \text { TEMP } \\ \left({ }^{\circ} \mathrm{C}\right) \end{gathered}$ | $\begin{gathered} \text { MI N } \\ \text { (Notes 12, 13) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 12, 13) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, V ${ }_{\text {ANALOG }}$ | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{SEL}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}, \overline{\mathrm{OE}}=0 \mathrm{~V}$ | Full | 0 | - | $V_{\text {DD }}$ | V |
| ON-Resistance, ron (High-Speed) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{SEL}=0.5 \mathrm{~V} \text { or } 1.4 \mathrm{~V}, \\ & \mathrm{OE}=0.5 \mathrm{~V}, \mathrm{I}_{\mathrm{Dx}}=40 \mathrm{~mA}, \mathrm{~V}_{\mathrm{HSD1x}} \text { or } \\ & \mathrm{V}_{\mathrm{HSD} 2}=0 \mathrm{~V} \text { to } 400 \mathrm{mV} \text { (see Figure } 3, \\ & \text { Note 16) } \end{aligned}$ | 25 | - | 6.7 | 8 | $\Omega$ |
|  |  | Full | - | - | 10 | $\Omega$ |
| ron Matching Between Channels, $\Delta \mathrm{r}_{\mathrm{ON}}$ (High-Speed) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{SEL}=0.5 \mathrm{~V} \text { or } 1.4 \mathrm{~V}, \\ & \mathrm{OE}=0.5 \mathrm{~V}, \mathrm{I}_{\mathrm{Dx}}=40 \mathrm{~mA}, \mathrm{~V} \mathrm{~V}_{\mathrm{HSD}} \mathrm{or} \text { or } \\ & \mathrm{V}_{\mathrm{HSD} 2} \mathrm{x}=\mathrm{Voltage} \text { at max } \mathrm{r}_{\mathrm{ON}}, \\ & \text { (Notes } 15,16 \text { ) } \end{aligned}$ | 25 | - | 0.117 | 0.45 | $\Omega$ |
|  |  | Full | - | - | 0.55 | $\Omega$ |
| ron Flatness, R $\mathrm{R}_{\text {FAT(ON }}$ ) <br> (High-Speed) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{SEL}=0.5 \mathrm{~V} \text { or } 1.4 \mathrm{~V}, \\ & \mathrm{OE}=0.5 \mathrm{~V}, \mathrm{I}_{\mathrm{Dx}}=40 \mathrm{~mA}, \mathrm{~V}_{\mathrm{HSD1x}} \text { or } \\ & \mathrm{V}_{\mathrm{HSD} 2 \mathrm{x}}=0 \mathrm{~V} \text { to } 400 \mathrm{mV},(\text { Notes } 14,16) \end{aligned}$ | 25 | - | 0.94 | 1.2 | $\Omega$ |
|  |  | Full | - | - | 1.3 | $\Omega$ |
| OFF Leakage Current, IHSD1x(OFF) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{SEL}=\mathrm{V}_{\mathrm{DD}} \text { and } \overline{\mathrm{OE}}=0 \mathrm{~V} \text { or } \overline{\mathrm{OE}} \\ & =\mathrm{V}_{\mathrm{DD}}, \mathrm{~V}_{\mathrm{Dx}}=0.3 \mathrm{~V}, 3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{HSD}}=3.3 \mathrm{~V}, \\ & 0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{HSD}} \mathrm{x}=0.3 \mathrm{~V}, 3.3 \mathrm{~V} \end{aligned}$ | 25 | -15 | 0.31 | 15 | nA |
|  |  | Full | -20 | - | 20 | nA |
| ON Leakage Current, ${ }^{\text {I HSDIx }}$ (ON) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{SEL}=\overline{\mathrm{OE}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{Dx}}=0.3 \mathrm{~V}, \\ & 3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{HSD}} \\ & 0.3 \mathrm{~V} \end{aligned}$ | 25 | -20 | 2.2 | 20 | nA |
|  |  | Full | -25 | - | 25 | nA |
| OFF Leakage Current, IHSD2x(OFF) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{SEL}=\overline{\mathrm{OE}}=0 \mathrm{~V} \text { or } \overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{DD}}, \\ & \mathrm{~V}_{\mathrm{Dx}}=3.3 \mathrm{~V}, 0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{HSD}} 2 \mathrm{x}=0.3 \mathrm{~V}, 3.3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{HSD}} \mathrm{X}=3.3 \mathrm{~V}, 0.3 \mathrm{~V} \end{aligned}$ | 25 | -15 | 0.26 | 15 | nA |
|  |  | Full | -20 | - | 20 | nA |

## Electrical Specifications - 2.7V to 5.5V Supply

Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.3 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SELH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{SELL}}=0.5 \mathrm{~V}$, $\mathrm{V} \overline{\mathrm{OE}}=1.4 \mathrm{~V}, \mathrm{~V} \overline{\mathrm{OEL}}=0.5 \mathrm{~V}$, (Note 11), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | $\begin{aligned} & \text { TEMP } \\ & \left({ }^{\circ} \mathrm{C}\right) \end{aligned}$ | MI N (Notes 12, 13) | TYP | MAX (Notes 12, 13) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ON Leakage Current, ${ }^{\text {I HSD2x(ON) }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{SEL}=\mathrm{V}_{\mathrm{DD}}, \overline{\mathrm{OE}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{Dx}}=0.3 \mathrm{~V}, 3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{HSD} 2 \mathrm{x}}=0.3 \mathrm{~V}, 3.3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{HSD} 1 \mathrm{X}}=3.3 \mathrm{~V}, 0.3 \mathrm{~V} \end{aligned}$ | 25 | -20 | 2.1 | 20 | nA |
|  |  | Full | -25 | - | 25 | nA |
| Power OFF Leakage Current, $I_{D+}$, ID. | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}+}=0 \mathrm{~V} \text { to } 5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=0 \mathrm{~V} \\ & \text { to } 5.25 \mathrm{~V}, \mathrm{SEL}=\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{DD}} \end{aligned}$ | 25 | - | 0.0047 | 0.025 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 0.40 | $\mu \mathrm{A}$ |
| DYNAMI C CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ton | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} \\ & \text { (see Figure 1) } \end{aligned}$ | 25 | - | 35 | - | ns |
| Turn-OFF Time, toff | $\begin{aligned} & V_{D D}=3.3 V, R_{L}=50 \Omega, C_{L}=10 \mathrm{pF} \\ & \text { (see Figure 1) } \end{aligned}$ | 25 | - | 27 | - | ns |
| Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} \\ & \text { (see Figure 2) } \end{aligned}$ | 25 | - | 10 | - | ns |
| Skew, (tskewout - tskewin) | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{SEL}=0 \mathrm{~V}$ or $3.3 \mathrm{~V}, \overline{\mathrm{OE}}=0 \mathrm{~V}$, $R_{L}=45 \Omega C_{L}=10 \mathrm{pF}, \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=500 \mathrm{ps}$ at 480Mbps, ( Duty Cycle $=50 \%$ ) (see Figure 6) | 25 | - | 50 | - | ps |
| Rise/Fall Degradation (Propagation Delay), tpD | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{SEL}=0 \mathrm{~V}$ or $3.3 \mathrm{~V}, \overline{\mathrm{OE}}=0 \mathrm{~V}$, $R_{L}=45 \Omega, C_{L}=10 p F$, (see Figure 6) | 25 | - | 250 | - | ps |
| Crosstalk | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{f}=240 \mathrm{MHz} \\ & \text { (see Figure 5) } \end{aligned}$ | 25 | - | -36 | - | dB |
| OFF-Isolation | $\begin{aligned} & V_{D D}=3.3 \mathrm{~V}, \overline{\mathrm{OE}}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{f}=240 \mathrm{MHz} \end{aligned}$ | 25 | - | -32 | - | dB |
| -3dB Bandwidth | Signal $=0 \mathrm{dBm}, 0.2 \mathrm{VDC}$ offset, $\mathrm{R}_{\mathrm{L}}=50 \Omega$ | 25 | - | 742 | - | MHz |
| OFF Capacitance, $\mathrm{C}_{\mathrm{HS} \times \text { OFF }}$ | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{SEL}=0 \mathrm{~V}, \\ & \mathrm{OE}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{HSD} 1 \mathrm{x}} \text { or } \\ & \mathrm{V}_{\mathrm{HSD} 2 \mathrm{x}}=\mathrm{V}_{\mathrm{Dx}}=0 \mathrm{~V}(\text { see Figure } 4) \end{aligned}$ | 25 | - | 2.8 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {DX(ON }}$ | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{SEL}=0 \mathrm{~V} \text { or } 3.3 \mathrm{~V}, \\ & \mathrm{OE}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{HSD}} 1 \mathrm{or} \mathrm{~V}_{\mathrm{HSD} 2 \mathrm{x}}=\mathrm{V}_{\mathrm{Dx}}=0 \mathrm{~V} \\ & \text { (see Figure 4) } \end{aligned}$ | 25 | - | 7.4 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {DX(ON }}$ | $\begin{aligned} & \mathrm{f}=240 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{SEL}=0 \mathrm{~V} \text { or } \\ & 3.3 \mathrm{~V}, \overline{\mathrm{OE}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{HSD}} \text { or } \mathrm{V}_{\mathrm{HSD}}=\mathrm{V}_{\mathrm{Dx}} \\ & =0 \mathrm{~V} \text { (see Figure } 4) \end{aligned}$ | 25 | - | 4.2 | - | pF |

## POWER SUPPLY CHARACTERISTICS

| Power Supply Range, $\mathrm{V}_{\text {DD }}$ |  | Full | 2.7 |  | 5.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Positive Supply Current, IDD | $V_{D D}=5.5 \mathrm{~V}, \mathrm{SEL}=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{DD}}, \overline{\mathrm{OE}}=0 \mathrm{~V}$ or $V_{D D}$ | 25 | - | 0.009 | 0.03 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 1 | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD | $\mathrm{V}_{\mathrm{DD}}=4.3 \mathrm{~V}, \mathrm{SEL}=2.6 \mathrm{~V}, \overline{\mathrm{OE}}=0 \mathrm{~V}$ or 2.6 V | 25 | - | 0.159 | 0.6 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 1.6 | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{SEL}=1.4 \mathrm{~V}, \overline{\mathrm{OE}}=0 \mathrm{~V}$ or 1.4 V | 25 | - | 6.6 | 10 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 12 | $\mu \mathrm{A}$ |
| DI GITAL I NPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {SELL }}, \mathrm{V}_{\overline{\mathrm{OE}}}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | Full | - | - | 0.5 | V |
| Input Voltage High, $\mathrm{V}_{\text {SELH }}, \mathrm{V}_{\overline{\text { OEH }}}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | Full | 1.4 | - | - | V |
| Input Voltage Low, $\mathrm{V}_{\text {SELL }}, \mathrm{V}_{\overline{\mathrm{OE}}}$ | $\mathrm{V}_{\mathrm{DD}}=4.3 \mathrm{~V}$ to 5.5 V | Full | - | - | 0.8 | V |

Electrical Specifications - 2.7V to 5.5V Supply
Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.3 \mathrm{~V}$, GND $=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SELH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{SELL}}=0.5 \mathrm{~V}$, $\mathrm{V} \overline{\mathrm{OE}} \mathrm{H}=1.4 \mathrm{~V}, \mathrm{~V} \overline{\mathrm{OEL}}=0.5 \mathrm{~V}$, ( Note 11), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDI TI ONS | TEMP <br> $\left({ }^{\circ} \mathbf{C}\right)$ | MI N <br> (Notes 12, 13) | TYP | MAX <br> (Notes 12, 13) | UNITS |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: |

NOTES:
11. $\mathrm{V}_{\text {LOGIC }}=$ Input voltage to perform proper function.
12. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
13. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.
14. Flatness is defined as the difference between maximum and minimum value of ON -resistance over the specified analog signal range.
15. ron matching between channels is calculated by subtracting the channel with the highest max ron value from the channel with lowest max ron value, between HSD2+ and HSD2- or between HSD1+ and HSD1-.
16. Limits established by characterization and are not production tested.

## Test Circuits and Waveforms



Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

$$
v_{\text {OUT }}=v_{\text {(INPUT) }} \frac{R_{L}}{R_{L}+r_{O N}}
$$

FIGURE 1B. TEST CIRCUIT

FIGURE 1. SWITCHING TIMES

## Test Circuits and Waveforms (Continued)



FIGURE 2A. MEASUREMENT POI NTS


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

FI GURE 2. BREAK-BEFORE-MAKE TI ME


Repeat test for all switches.
FIGURE 3. ron TEST CIRCUIT

## Test Circuits and Waveforms (Continued)



Repeat test for all switches.

FIGURE 4. CAPACITANCE TEST CIRCUIT


FIGURE 6A. MEASUREMENT POI NTS


Signal direction through switch is reversed, worst case values are recorded. Repeat test for all switches.

FIGURE 5. CROSSTALK TEST CIRCUIT

|tro - tri| Delay Due to Switch for Rising Input and Rising Output Signals. |tfo - tfi| Delay Due to Switch for Falling Input and Falling Output Signals. |tskew_0| Change in Skew through the Switch for Output Signals.
|tskew_i| Change in Skew through the Switch for Input Signals.

FIGURE 6B. TEST CIRCUIT
FIGURE 6. SKEW TEST

## Application Block Diagram



## Detailed Description

The ISL54220 device is a dual single pole/double throw (SPDT) analog switch configured as a DPDT that operates from a single DC power supply in the range of 2.7 V to 5.5 V .

It was designed to function as a dual 2-to-1 multiplexer to select between two USB high-speed differential data signals in portable battery powered products. It is offered in a TDFN, MSOP, and a small $\mu$ TQFN packages for use in MP3 players, cameras, PDAs, cell phones, and other personal media players. The device has an enable pin to open all switches.

The part consists of four $6 \Omega$ high speed (HSx) switches. These switches have high bandwidth and low capacitance to pass USB high-speed (480Mbps) differential data signals with minimal edge and phase distortion. They can also swing from $0 V$ to $V_{D D}$ to pass USB full speed ( 12 Mbps ) differential data signals with minimal distortion.

The ISL54220 was designed for MP3 players, cameras, cell phones, and other personal media player applications that have multiple high-speed or full-speed transceivers sections and need to multiplex between these USB sources to a single USB host (computer). A typical application block diagram of this is shown on page 9.

A detailed description of the HS switches is provided in the following section.

## High-Speed (HSx) Switches

The HSx switches (HSD1-, HSD1+, HSD2-, HSD2+) are bi-directional switches that can pass rail-to-rail signals. When powered with a 3.3 V supply, these switches have a nominal $r_{O N}$ of $6 \Omega$ over the signal range of 0 V to 400 mV with a ron flatness of $0.94 \Omega$ The ron matching between
the HSD1 and HSD2 switches over this signal range is only $0.12 \Omega$, ensuring minimal impact by the switches to USB high speed signal transitions. As the signal level increases, the ron switch resistance increases. At signal level of 3.3 V , the switch resistance is nominally $129 \Omega$ See Figures 7, 8, 9, 10 in the "Typical Performance Curves" beginning on page 11.
The HSx switches were specifically designed to pass USB 2.0 high-speed (480Mbps) differential signals in the range of 0 V to 400 mV . They have low capacitance and high bandwidth to pass the USB high-speed signals with minimum edge and phase distortion to meet USB 2.0 high speed signal quality specifications. See Figure 11 in the "Typical Performance Curves" on page 12 for USB High-speed Eye Pattern taken with switch in the signal path.
The HSx switches can also pass USB full-speed signals (12Mbps) with minimal distortion and meet all the USB requirements for USB 2.0 full-speed signaling. See Figure 12 in the "Typical Performance Curves" on page 13 for USB Full-speed Eye Pattern taken with switch in the signal path.

The maximum normal operating signal range for the HSx switches is from OV to $\mathrm{V}_{\mathrm{DD}}$. The signal voltage should not be allow to exceed the $V_{D D}$ voltage rail or go below ground by more than -0.3 V for normal operation.

However, in the event that the USB 5.25V V $\mathrm{V}_{\text {BUS }}$ voltage gets shorted to one or both of the D-/D+ pins, the ISL54220 has special fault protection circuitry to prevent damage to the ISL54220 part. The fault circuitry allows the signal pins (D-, D+, HS1D-, HS1D+, HS2D-, HS2D+) to be driven up to 5.5 V while the $\mathrm{V}_{\mathrm{DD}}$ supply voltage is in the range of 0 V to 5.5 V . In this condition the part draws $<500 \mu \mathrm{~A}$ of current and causes no stress to the IC. In addition when $\mathrm{V}_{\mathrm{DD}}$ is at OV (ground) all switches are OFF
and the fault voltage is isolated from the other side of the switch. When $V_{D D}$ is in the range of 2.7 V to 5.5 V the fault voltage will pass through to the output of an active switch channel.

The HS1 channel switches are active (turned ON) whenever the SEL voltage is logic " 0 " (Low) and the $\overline{\mathrm{OE}}$ voltage is logic " 0 " (Low).
The HS2 channel switches are active (turned ON) whenever the SEL voltage is logic " 1 " (High) and the $\overline{\mathrm{OE}}$ voltage is logic " 0 " (Low).

## I SL54220 Operation

The following will discuss using the ISL54220 shown in the "Application Block Diagram" on page 9.

## POWER

The power supply connected at the VDD pin provides the DC bias voltage required by the ISL54220 part for proper operation. The ISL54220 can be operated with a VDD voltage in the range of 2.7 V to 5.5 V . When used in a USB application, the VDD voltage should be kept in the range of 3.0 V to 5.5 V to ensure you get the proper signal levels for good signal quality.
A $0.01 \mu \mathrm{~F}$ or $0.1 \mu \mathrm{~F}$ decoupling capacitor should be connected from the VDD pin to ground to filter out any power supply noise from entering the part. The capacitor should be located as close to the VDD pin as possible.

In a typical application, $V_{D D}$ will be in the range of 2.8 V to 4.3 V and will be connected to the battery or LDO of the portable media device.

## LOGIC CONTROL

The state of the ISL54220 device is determined by the voltage at the SEL pin and the $\overline{\mathrm{OE}}$ pin. SEL is only active when the $\overline{\mathrm{OE}}$ pin is logic " 0 " (Low). Refer to "Truth Table" on page 2.

The ISL54220 logic pins are designed to minimize current consumption when the logic control voltage is lower than the $V_{D D}$ supply voltage. With $V_{D D}=3.6 \mathrm{~V}$ and logic pins at 1.4 V the part typically draws only $6.6 \mu \mathrm{~A}$. With $V_{D D}=4.3 \mathrm{~V}$ and logic pins at 2.6 V , the part typically draws only $0.2 \mu \mathrm{~A}$. Driving the logic pins to the $\mathrm{V}_{\mathrm{DD}}$ supply rail minimizes power consumption.
The logic pins must be held High or Low and must not float.

## Logic Control Voltage Levels

With $V_{D D}$ supply voltage in the range of 2.7 V to 3.6 V the logic levels are:
$\overline{\mathrm{OE}}=$ Logic " 0 " (Low) when $\mathrm{V}_{\overline{\mathrm{OE}}} \leq 0.5 \mathrm{~V}$
$\overline{\mathrm{OE}}=$ Logic " 1 " (High) when $\mathrm{V} \overline{\mathrm{OE}} \geq 1.4 \mathrm{~V}$
SEL = Logic " 0 " (Low) when $\mathrm{V}_{\text {SEL }} \leq 0.5 \mathrm{~V}$
SEL = Logic " 1 " (High) when $\mathrm{V}_{\mathrm{SEL}} \geq 1.4 \mathrm{~V}$

With $V_{D D}$ supply voltage in the range of 4.3 V to 5.5 V the logic levels are:
$\overline{\mathrm{OE}}=$ Logic " 0 " (Low) when $\mathrm{V} \overline{\mathrm{OE}} \leq 0.8 \mathrm{~V}$
$\overline{\mathrm{OE}}=$ Logic " 1 " (High) when $\mathrm{V} \overline{\mathrm{OE}} \geq 2.0 \mathrm{~V}$
SEL = Logic "0" (Low) when $\mathrm{V}_{\mathrm{SEL}} \leq 0.8 \mathrm{~V}$
SEL = Logic " 1 " (High) when $\mathrm{V}_{\mathrm{SEL}} \geq 2.0 \mathrm{~V}$

## HSD1 USB Channel

If the SEL pin = Logic " 0 " and the $\overline{\mathrm{OE}}$ pin = Logic " 0 ", high-speed Channel 1 will be ON. The HSD1- and HSD1+ switches are ON and the HSD2- and HSD2+ switches are OFF (high impedance).

When a computer or USB hub is plugged into the common USB connector and channel one is active, a link will be established between the USB 1 driver section of the media player and the computer. The device will be able to transmit and receive data from the computer at a data rate of 480 Mbps .

## HSD2 USB Channel

If the SEL pin = Logic " 1 " and the $\overline{\mathrm{OE}}$ pin = Logic " 0 ", high-speed Channel 2 will be ON. The HSD2- and HSD2+ switches are ON and the HSD1- and HSD1+ switches are OFF (high impedance).

When a USB cable from a computer or USB hub is connected at the common USB connector and the part has Channel 2 active, a link will be established between the USB 2 driver section of the media player and the computer. The device will be able to transmit and receive data from the computer at a data rate of 480 Mbps .

## All Switches OFF Mode

If the SEL pin = Logic " 0 " or Logic " 1 " and the $\overline{\mathrm{OE}}$ pin $=$ Logic " 1 ", all of the switches will turn OFF (high impedance).

The all OFF state can be used to switch between the two USB sections of the media player. When disconnecting from one USB device to the other USB device, you can momentarily put the ISL54220 switch in the "all off" state in order to get the computer to disconnect from the one device so it can properly connect to the other USB device when that channel is turned ON.

## USB 2.0 V VUS Short Requirements

The USB specification in section 7.1.1 states a USB device must be able to withstand a $\mathrm{V}_{\text {BUS }}$ short to the $\mathrm{D}+$ or $D$ - signal lines when the device is either powered off or powered on for at least 24 hours. The ISL54220 part has special fault protection circuitry to meet these short circuit requirements.

The fault protection circuitry allows the signal pins (D-, D+, HS1D-, HS1D+, HS2D-, HS2D+) to be driven up to 5.5 V while the $\mathrm{V}_{\mathrm{DD}}$ supply voltage is in the range of 0 V to 5.5 V . In this overvoltage condition the part draws $<500 \mu \mathrm{~A}$ of current and causes no stress/damage to the IC.

In addition when $\mathrm{V}_{\mathrm{DD}}$ is at OV (ground), all switches are OFF and the shorted $V_{\text {BUS }}$ voltage is isolated from the other side of the switch.

When $V_{D D}$ is in the range of 2.7 V to 5.5 V , the shorted $V_{\text {BUS }}$ voltage will pass through to the output of an active (turned ON) switch channel but not through a turned OFF channel. Any components connected on the active
channel must be able to withstand the overvoltage condition.

Note: During the fault condition normal operation of the USB channel is not guaranteed until the fault condition is removed.

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless otherwise Specified


FIGURE 7. ON-RESI STANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE


FIGURE 9. ON-RESI STANCE vs SWITCH VOLTAGE


FI GURE 8. ON-RESI STANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE


FIGURE 10. ON-RESISTANCE vs SWITCH VOLTAGE

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


TI ME SCALE ( $0.2 \mathrm{~ns} /$ DIV)
FIGURE 11. EYE PATTERN: 480Mbps WITH USB SWITCHES IN THE SI GNAL PATH

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 12. EYE PATTERN: 12Mbps WITH USB SWITCHES IN THE SI GNAL PATH


FIGURE 13. FREQUENCY RESPONSE


FIGURE 14. OFF-I SOLATION

## Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)



## Die Characteristics

## SUBSTRATE AND TDFN THERMAL PAD

 POTENTI AL (POWERED UP):GND
TRANSI STOR COUNT:
325
PROCESS:
Submicron CMOS

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE | REVISION | CHANGE |
| :---: | :---: | :---: |
| 2/4/10 | FN6819.1 | Updated to new Intersil data sheet format. <br> Page 1 Updated with Related Literature and Marketing graphics. <br> In Pin Configurations on page 2: 10 Ld MSOP and 10 Ld TDFN used to have same Pinout. Made <br> separate pinout for the 10 Ld TDFN <br> Updated Pin Description Table on page 2 to new format by adding pin number and package type columns. <br> Added MSL note to Ordering information on page 3. <br> Added Latchup to "Absolute Maximum Ratings" on page 4. <br> "Thermal Information" on page 4: Added Theta JC value of 105 and applicable Theta JC note for the 10 Ld $\mu$ TQFN. Added Theta JC value of 65 and applicable Theta JC note for 10 Ld MSOP. 10 Ld $\mu$ TQFN Theta JA note changed from: <br> " $\theta_{J A}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details." <br> to: <br> $\theta_{J A}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379." <br> Updated package outline drawings L10.1.8×1.4A and L10.3×3A to most recent revisions. <br> Changes to L10.1.8×1.4A were to add solder footprint. Changes to L10.3x3A were to change tolerance in top view from 0.15 to 0.10 . Changes to L10.1.8×1.4A were to add solder footprint. Changes to L10.3x3A were to change tolerance in top view from 0.15 to 0.10 . <br> On"" on page 1 in Features section changed On Capacitance from 7.4 pF to 4.2 pF at 240 MHz . Page 1 in Features section changed from: <br> - Low ON-Resistance . . . . . . . . . . . . . . . . . . . . . $6.7 \Omega$ to: <br> - Low ON-Resistance @ VDD $=5.5 \mathrm{~V}$. . . . . . . . . . . $4.5 \Omega$ <br> - Low ON-Resistance @ VDD = 3.3V . . . . . . . . . . . $6.0 \Omega$ <br> Page 5 in Electrical Specification table added COM ON Capacitance, $C_{D X(O N)}$ at $f=240 \mathrm{MHz}$ |
| 12/16/08 | FN6819.0 | Initial Release. |

## Products

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to www.intersil.com/products for a complete list of Intersil product families.
*For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL54220

To report errors or suggestions for this datasheet, please go to www. intersil.com/askourstaff
FITs are available from our website at http://rel.intersil.com/reports/search.php

## Package Outline Drawing

## L10.1.8x1.4A

10 LEAD ULTRA THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE
Rev 4, 9/09



SIDE VIEW


NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
2. $N$ is the number of terminals. Total 10 leads.
3. Nd and Ne refer to the number of terminals on $\mathrm{D}(4)$ and $E(6)$ side, respectively.
4. All dimensions are in millimeters. Tolerances $\pm 0.05 \mathrm{~mm}$ unless otherwise noted. Angles are in degrees.
5. Dimension bapplies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Maximum package warpage is 0.05 mm .
8. Maximum allowable burrs is 0.076 mm in all directions.
9. JEDEC Reference MO-255.
10. For additional information, to assist with the PCB Land Pattern Design effort, see Intersil Technical Brief TB389.

Thin Dual Flat No-Lead Plastic Package (TDFN)


L10.3x3A
10 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MILLIMETERS |  |  | NOTES |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOMINAL | MAX |  |
| A | 0.70 | 0.75 | 0.80 | - |
| A1 | - | - | 0.05 | - |
| A3 | 0.20 REF |  |  | - |
| b | 0.20 | 0.25 | 0.30 | 5, 8 |
| D | 2.95 | 3.0 | 3.05 | - |
| D2 | 2.25 | 2.30 | 2.35 | 7, 8 |
| E | 2.95 | 3.0 | 3.05 | - |
| E2 | 1.45 | 1.50 | 1.55 | 7, 8 |
| e | 0.50 BSC |  |  | - |
| k | 0.25 | - | - | - |
| L | 0.25 | 0.30 | 0.35 | 8 |
| N |  | 10 |  | 2 |
| Nd |  | 5 |  | 3 |

NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
2. $N$ is the number of terminals.
3. Nd refers to the number of terminals on D.
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.
9. Compliant to JEDEC MO-229-WEED-3 except for D2 dimensions.


TYPICAL RECOMMENDED LAND PATTERN


NOTES:

1. These package dimensions are within allowable dimensions of JEDEC MO-187BA.
2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
3. Dimension " $D$ " does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm ( 0.006 inch) per side.
4. Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. $-\mathrm{H}-$ Interlead flash and protrusions shall not exceed 0.15 mm ( 0.006 inch) per side.
5. Formed leads shall be planar with respect to one another within $0.10 \mathrm{~mm}(.004)$ at seating Plane.
6. " $L$ " is the length of terminal for soldering to a substrate.
7. " $N$ " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08 mm ( 0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07 mm ( 0.0027 inch).
10. Datums $-\mathrm{A}-$ and $-\mathrm{B}-$ to be determined at Datum plane $-\mathrm{H}-$.
11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only

For additional products, see www.intersil.com/product_tree
Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Intersil:

