## 100V/2A Peak, Low Cost, High Frequency Half Bridge Driver

The HIP2100 is a high frequency, 100V Half Bridge N-Channel power MOSFET driver IC. The low-side and high-side gate drivers are independently controlled and matched to 8 ns . This gives the user maximum flexibility in dead-time selection and driver protocol. Undervoltage protection on both the low-side and high-side supplies force the outputs low. An on-chip diode eliminates the discrete diode required with other driver ICs. A new level-shifter topology yields the low-power benefits of pulsed operation with the safety of DC operation. Unlike some competitors, the high-side output returns to its correct state after a momentary undervoltage of the high-side supply.

## Ordering Information

| PART <br> NUMBER <br> (Note 1) | PART MARKING | TEMP. RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: |
| HIP2100IB | 2100 IB | -40 to +125 | 8 Ld SOIC | M8.15 |
| $\begin{aligned} & \text { HIP2100IBZ } \\ & \text { (Note 2) } \end{aligned}$ | 2100 IBZ | -40 to +125 | 8 Ld SOIC (Pb-free) | M8.15 |
| HIP2100EIBZ (Note 2) | 2100 EIBZ | -40 to +125 | 8 Ld EPSOIC (Pb-free) | M8.15C |
| HIP2100IRZ (Note 2) | HIP 2100IRZ | -40 to +125 | 16 Ld 5x5 QFN (Pb-free) | L16.5x5 |
| HIP2100IR4Z (Note 2) | 21 00IR4Z | -40 to +125 | 12 Ld 4x4 DFN (Pb-free) | L12.4x4A |

NOTES:

1. Add "T" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pbfree material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb-free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb free requirements of IPC/JEDEC J STD-020.

## Features

- Drives N-Channel MOSFET Half Bridge
- SOIC, EPSOIC, QFN and DFN Package Options
- SOIC, EPSOIC and DFN Packages Compliant with 100 V Conductor Spacing Guidelines of IPC-2221
- Pb-Free Product Available (RoHS Compliant)
- Bootstrap Supply Max Voltage to 114VDC
- On-Chip $1 \Omega$ Bootstrap Diode
- Fast Propagation Times for Multi-MHz Circuits
- Drives 1000pF Load with Rise and Fall Times Typ. 10ns
- CMOS Input Thresholds for Improved Noise Immunity
- Independent Inputs for Non-Half Bridge Topologies
- No Start-Up Problems
- Outputs Unaffected by Supply Glitches, HS Ringing Below Ground, or HS Slewing at High dv/dt
- Low Power Consumption
- Wide Supply Range
- Supply Undervoltage Protection
- $3 \Omega$ Driver Output Resistance
- QFN/DFN Package:
- Compliant to JEDEC PUB95 MO-220 QFN - Quad Flat No Leads - Package Outline
- Near Chip Scale Package Footprint, which Improves PCB Efficiency and has a Thinner Profile


## Applications

- Telecom Half Bridge Power Supplies
- Avionics DC/DC Converters
- Two-Switch Forward Converters
- Active Clamp Forward Converters


## Pinouts



Application Block Diagram


Functional Block Diagram

*EPAD = Exposed Pad. The EPAD is electrically isolated from all other pins. For best thermal performance connect the EPAD to the PCB power ground plane.


FIGURE 1. TWO-SWITCH FORWARD CONVERTER


FIGURE 2. FORWARD CONVERTER WITH AN ACTIVE CLAMP

## Absolute Maximum Ratings

Supply Voltage, $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{HB}}-\mathrm{V}_{\mathrm{HS}}($ Notes 3,4$) \ldots . . .{ }^{\text {. }}$. -3.3 V to 18 V LI and HI Voltages (Note 4) . . . . . . . . . . . . . . . - 0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ Voltage on LO (Note 4) . . . . . . . . . . . . . . . . . . - -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ Voltage on HO (Note 4) . . . . . . . . . . . . . . . V $\mathrm{V}_{\mathrm{HS}}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{HB}}+0.3 \mathrm{~V}$ Voltage on HS (Continuous) (Note 4) . . . . . . . . . . . . . . -1V to 110V
Voltage on HB (Note 4) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +118V
Average Current in $\mathrm{V}_{\mathrm{DD}}$ to HB diode. . . . . . . . . . . . . . . . . . . 100mA
ESD Classification . . . . . . . . . . . . . . . . . . . . . . . . . . . Class 1 (1kV)

## Maximum Recommended Operating Conditions

Supply Voltage, VDD . . . . . . . . . . . . . . . . . . . . . . . . 9 . 9 to 14.0VDC
Voltage on HS
-1 V to 100 V
Voltage on HS . . . . . . . . . . . . . . . (Repetitive Transient) -5 V to 105 V
Voltage on $\mathrm{HB} \ldots \mathrm{V}_{\mathrm{HS}}+8 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{HS}}+14.0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DD}}-1 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+100 \mathrm{~V}$
HS Slew Rate. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . <50V/ns

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\mathrm{JC}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: |
| SOIC (Note 5) $\ldots \ldots \ldots \ldots \ldots \ldots$ | 95 | 50 |
| EPSOIC (Note 6) $\ldots \ldots \ldots \ldots \ldots \ldots$ | 40 | 3.0 |
| QFN (Note 6) $\ldots \ldots \ldots \ldots \ldots \ldots .$. | 37 | 6.5 |
| DFN (Note 6) . . . . . . . . . . . . . . . | 40 | 3.0 |

Max Power Dissipation at $+25^{\circ} \mathrm{C}$ in Free Air (SOIC, Note 5) .... 1.3 W Max Power Dissipation at $+25^{\circ} \mathrm{C}$ in Free Air (EPSOIC, Note 6) . . 3.1W Max Power Dissipation at $+25^{\circ} \mathrm{C}$ in Free Air (QFN, Note 6) . . . . . 3.3W Storage Temperature Range . . . . . . . . . . . . . . . . . . . $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Junction Temperature Range. . . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Pb-Free Reflow Profile. . . . . . . . . . . . . . . . . . . . . . . . see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.
NOTES:
3. The HIP2100 is capable of derated operation at supply voltages exceeding 14 V . Figure 16 shows the high-side voltage derating curve for this mode of operation.
4. All voltages referenced to $V_{S S}$ unless otherwise specified.
5. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
6. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. $\theta_{\mathrm{JC}}$, the "case temp" is measured at the center of the exposed metal pad on the package underside. See Tech Brief TB379.

Electrical Specifications $\quad \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{HB}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{HS}}=0 \mathrm{~V}$, No Load on LO or HO, Unless Otherwise Specified.

| PARAMETERS | SYMBOL | TEST CONDITIONS | $\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \mathrm{TO}+125^{\circ} \mathrm{C}$ |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | $\begin{gathered} \text { MIN } \\ \text { (Note 7) } \end{gathered}$ | MAX (Note 7) |  |

## SUPPLY CURRENTS

| $\mathrm{V}_{\mathrm{DD}}$ Quiescent Current | $\mathrm{I}_{\mathrm{DD}}$ | $\mathrm{LI}=\mathrm{HI}=0 \mathrm{~V}$ | - | 0.1 | 0.15 | - | 0.2 | mA |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathrm{DD}}$ Operating Current | $\mathrm{I}_{\mathrm{DDO}}$ | $\mathrm{f}=500 \mathrm{kHz}$ | - | 1.5 | 2.5 | - | 3 | mA |
| Total HB Quiescent Current | $\mathrm{I}_{\mathrm{HB}}$ | $\mathrm{LI}=\mathrm{HI}=0 \mathrm{~V}$ | - | 0.1 | 0.15 | - | 0.2 | mA |
| Total HB Operating Current | $\mathrm{I}_{\mathrm{HBO}}$ | $\mathrm{f}=500 \mathrm{kHz}$ | - | 1.5 | 2.5 | - | 3 | mA |
| HB to $\mathrm{V}_{S S}$ Current, Quiescent | $\mathrm{I}_{\mathrm{HBS}}$ | $\mathrm{V}_{\mathrm{HS}}=\mathrm{V}_{\mathrm{HB}}=114 \mathrm{~V}$ | - | 0.05 | 1 | - | 10 | $\mu \mathrm{~A}$ |
| HB to $\mathrm{V}_{S S}$ Current, Operating | $\mathrm{I}_{\mathrm{HBSO}}$ | $\mathrm{f}=500 \mathrm{kHz}$ | - | 0.7 | - | - | - | mA |

## INPUT PINS

| Low Level Input Voltage Threshold | $\mathrm{V}_{\mathrm{IL}}$ |  | 4 | 5.4 | - | 3 | - | V |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| High Level Input Voltage Threshold | $\mathrm{V}_{\mathrm{IH}}$ |  | - | 5.8 | 7 | - | 8 | V |
| Input Voltage Hysteresis | $\mathrm{V}_{\mathrm{IHYS}}$ |  | - | 0.4 | - | - | - | V |
| Input Pulldown Resistance | $\mathrm{R}_{\mathrm{I}}$ |  | - | 200 | - | 100 | 500 | $\mathrm{k} \Omega$ |

## UNDERVOLTAGE PROTECTION

| $V_{D D}$ Rising Threshold | $V_{D D R}$ |  | 7 | 7.3 | 7.8 | 6.5 | 8 | $V$ |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D D}$ Threshold Hysteresis | $V_{D D H}$ |  | - | 0.5 | - | - | - | $V$ |
| HB Rising Threshold | $V_{\text {HBR }}$ |  | 6.5 | 6.9 | 7.5 | 6 | 8 | $V$ |
| HB Threshold Hysteresis | $V_{\text {HBH }}$ |  | - | 0.4 | - | - | - | $V$ |

Electrical Specifications $\quad V_{D D}=V_{H B}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{HS}}=0 \mathrm{~V}$, No Load on LO or HO, Unless Otherwise Specified. (Continued)

| PARAMETERS | SYMBOL | TEST CONDITIONS | $\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ TO $+125^{\circ} \mathrm{C}$ |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | $\begin{aligned} & \text { MIN } \\ & \text { (Note 7) } \end{aligned}$ | $\begin{aligned} & \text { MAX } \\ & \text { (Note 7) } \end{aligned}$ |  |


| BOOT STRAP DIODE |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Low-Current Forward Voltage | $\mathrm{V}_{\mathrm{DL}}$ | $I_{V D D-H B}=100 \mu \mathrm{~A}$ | - | 0.45 | 0.55 | - | 0.7 | V |
| High-Current Forward Voltage | $\mathrm{V}_{\mathrm{DH}}$ | $\mathrm{I}_{\mathrm{VDD}-\mathrm{HB}}=100 \mathrm{~mA}$ | - | 0.7 | 0.8 | - | 1 | V |
| Dynamic Resistance | $\mathrm{R}_{\mathrm{D}}$ | $\mathrm{I}_{\mathrm{VDD}-\mathrm{HB}}=100 \mathrm{~mA}$ | - | 0.8 | 1 | - | 1.5 | $\Omega$ |

## LO GATE DRIVER

| Low Level Output Voltage | $\mathrm{V}_{\mathrm{OLL}}$ | $\mathrm{I}_{\mathrm{LO}}=100 \mathrm{~mA}$ | - | 0.25 | 0.3 | - | 0.4 | V |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| High Level Output Voltage | $\mathrm{V}_{\mathrm{OHL}}$ | $\mathrm{I}_{\mathrm{LO}}=-100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{OHL}}=\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{LO}}$ | - | 0.25 | 0.3 | - | 0.4 | V |
| Peak Pullup Current | $\mathrm{I}_{\mathrm{OHL}}$ | $\mathrm{V}_{\mathrm{LO}}=0 \mathrm{~V}$ | - | 2 | - | - | - | A |
| Peak Pulldown Current | IOLL | $\mathrm{V}_{\mathrm{LO}}=12 \mathrm{~V}$ | - | 2 | - | - | - | A |

## HO GATE DRIVER

| Low Level Output Voltage | $\mathrm{V}_{\text {OLH }}$ | $\mathrm{I}_{\mathrm{HO}}=100 \mathrm{~mA}$ | - | 0.25 | 0.3 | - | 0.4 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High Level Output Voltage | $\mathrm{V}_{\text {OHH }}$ | $\mathrm{l}_{\mathrm{HO}}=-100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{OHH}}=\mathrm{V}_{\mathrm{HB}}-\mathrm{V}_{\mathrm{HO}}$ | - | 0.25 | 0.3 | - | 0.4 | V |
| Peak Pullup Current | ІОнн | $\mathrm{V}_{\mathrm{HO}}=0 \mathrm{~V}$ | - | 2 | - | - | - | A |
| Peak Pulldown Current | IOLH | $\mathrm{V}_{\mathrm{HO}}=12 \mathrm{~V}$ | - | 2 | - | - | - | A |

Switching Specifications $\quad \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{HB}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{HS}}=0 \mathrm{~V}$, No Load on LO or HO, Unless Otherwise Specified.

| PARAMETERS | SYMBOL | TEST CONDITIONS | $\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$ |  |  | $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ TO $+125^{\circ} \mathrm{C}$ |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | $\begin{gathered} \text { MIN } \\ \text { (Note 7) } \end{gathered}$ | $\begin{aligned} & \text { MAX } \\ & \text { (Note 7) } \end{aligned}$ |  |
| Lower Turn-Off Propagation Delay (LI Falling to LO Falling) | tLPHL |  | - | 20 | 35 | - | 45 | ns |
| Upper Turn-Off Propagation Delay (HI Falling to HO Falling) | $\mathrm{t}_{\mathrm{HPHL}}$ |  | - | 20 | 35 | - | 45 | ns |
| Lower Turn-On Propagation Delay (LI Rising to LO Rising) | tLPLH |  | - | 20 | 35 | - | 45 | ns |
| Upper Turn-On Propagation Delay (HI Rising to HO Rising) | $\mathrm{t}_{\text {HPLH }}$ |  | - | 20 | 35 | - | 45 | ns |
| Delay Matching: Lower Turn-On and Upper Turn-Off | $\mathrm{t}_{\text {MON }}$ |  | - | 2 | 8 | - | 10 | ns |
| Delay Matching: Lower Turn-Off and Upper Turn-On | $\mathrm{t}_{\text {MOFF }}$ |  | - | 2 | 8 | - | 10 | ns |
| Either Output Rise/Fall Time | $\mathrm{t}_{\text {RC }}, \mathrm{t}_{\text {FC }}$ | $C_{L}=1000 \mathrm{pF}$ | - | 10 | - | - | - | ns |
| Either Output Rise/Fall Time (3V to 9V) | $t_{R}, t_{F}$ | $\mathrm{C}_{\mathrm{L}}=0.1 \mu \mathrm{~F}$ | - | 0.5 | 0.6 | - | 0.8 | $\mu \mathrm{s}$ |
| Either Output Rise Time Driving DMOS | $\mathrm{t}_{\mathrm{RD}}$ | $\mathrm{C}_{\mathrm{L}}=$ IRFR120 | - | 20 | - | - | - | ns |
| Either Output Fall Time Driving DMOS | $\mathrm{t}_{\text {FD }}$ | $\mathrm{C}_{\mathrm{L}}=$ IRFR120 | - | 10 | - | - | - | ns |
| Minimum Input Pulse Width that Changes the Output | tpw |  | - | - | - | - | 50 | ns |
| Bootstrap Diode Turn-On or Turn-Off Time | $t_{B S}$ |  | - | 10 | - | - | - | ns |

NOTE:
7. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.

## Pin Descriptions

| SYMBOL | DESCRIPTION |
| :---: | :--- |
| V $_{\text {DD }}$ | Positive Supply to lower gate drivers. De-couple this pin to VSs. Bootstrap diode connected to HB. |
| HB | High-Side Bootstrap supply. External bootstrap capacitor is required. Connect positive side of bootstrap capacitor to this pin. <br> Bootstrap diode is on-chip. |
| HO | High-Side Output. Connect to gate of High-Side power MOSFET. |
| HS | High-Side Source connection. Connect to source of High-Side power MOSFET. Connect negative side of bootstrap capacitor to <br> this pin. |
| HI | High-Side input. |
| LI | Low-Side input. |
| VSS $^{\text {LO }}$ | Chip negative supply, generally will be ground. |
| EPAD | Low-Side Output. Connect to gate of Low-Side power MOSFET. |

## Timing Diagrams



FIGURE 3.


FIGURE 4.

## Typical Performance Curves



FIGURE 5. OPERATING CURRENT vs FREQUENCY


FIGURE 6. HB TO $\mathrm{V}_{\text {Ss }}$ OPERATING CURRENT vs FREQUENCY

Typical Performance Curves (Continued)


FIGURE 7. HIGH LEVEL OUTPUT VOLTAGE vs TEMPERATURE


FIGURE 9. UNDERVOLTAGE LOCKOUT THRESHOLD vs TEMPERATURE


FIGURE 11. PROPAGATION DELAYS vs TEMPERATURE


FIGURE 8. LOW LEVEL OUTPUT VOLTAGE vs TEMPERATURE


FIGURE 10. UNDERVOLTAGE LOCKOUT HYSTERESIS vs TEMPERATURE


FIGURE 12. PEAK PULLUP CURRENT vs OUTPUT VOLTAGE

Typical Performance Curves (Continued)


FIGURE 13. PEAK PULLDOWN CURRENT vs OUTPUT VOLTAGE


FIGURE 15. QUIESCENT CURRENT vs VOLTAGE


FIGURE 14. BOOTSTRAP DIODE I-V CHARACTERISTICS


FIGURE 16. $\mathrm{V}_{\mathrm{HS}}$ VOLTAGE vs $\mathrm{V}_{\mathrm{DD}}$ VOLTAGE

## Dual Flat No-Lead Plastic Package (DFN) Micro Lead Frame Plastic Package (MLFP)



вотtom VIEW


FOR EVEN TERMINAL/SIDE

## L12.4x4A

12 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MILLIMETERS |  |  | NOTES |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOMINAL | MAX |  |
| A | - | 0.85 | 0.90 | - |
| A1 | 0.00 | 0.01 | 0.05 | - |
| A2 | - | 0.65 | 0.70 | - |
| A3 | 0.20 REF |  |  | - |
| b | 0.18 | 0.23 | 0.30 | 5,8 |
| D | 4.00 BSC |  |  |  |
| D1 | 3.75 BSC |  |  | - |
| D2 | 2.65 | 2.80 | 2.95 | 7,8 |
| E | 4.00 BSC |  |  |  |
| E1 | 3.75 BSC |  |  |  |
| E2 | 1.43 | 1.58 | 1.73 | 7,8 |
| e | 0.50 BSC |  |  |  |
| k | 0.635 | - | - | - |
| L | 0.30 | 0.40 | 0.50 | 8 |
| N | 12 |  |  |  |
| Nd | 6 |  |  |  |
| P | 0.24 | 0.42 | 0.60 | - |
| $\theta$ | - | - | 12 | - |

Rev. 0 8/03
NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5M-1994.
2. N is the number of terminals.
3. Nd refer to the number of terminals on D.
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension $b$ applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.
9. COMPLIANT TO JEDEC MO-229-VGGD-2 ISSUE C except for the $L$ dimension.

Quad Flat No-Lead Plastic Package (QFN) Micro Lead Frame Plastic Package (MLFP)


BOTTOM VIEW


FOR ODD TERIMIIAL/SIDE


FOR EVEN TERMMNAL/SIDE

L16.5x5
16 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE (COMPLIANT TO JEDEC MO-220VHHB ISSUE C)

| SYMBOL | MILLIMETERS |  |  | NOTES |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOMINAL | MAX |  |
| A | 0.80 | 0.90 | 1.00 | - |
| A1 | - | - | 0.05 | - |
| A2 | - | - | 1.00 | 9 |
| A3 | 0.20 REF |  |  | 9 |
| b | 0.28 | 0.33 | 0.40 | 5,8 |
| D | 5.00 BSC |  |  | - |
| D1 | 4.75 BSC |  |  | 9 |
| D2 | 2.55 | 2.70 | 2.85 | 7,8 |
| E | 5.00 BSC |  |  |  |
| E1 | 4.75 BSC |  |  |  |
| E2 | 2.55 | 2.70 | 2.85 | 7,8 |
| e | 0.80 BSC |  |  |  |
| k | 0.25 | - | - | - |
| L | 0.35 | 0.60 | 0.75 | 8 |
| L1 | - | - | 0.15 | 10 |
| N | 16 |  |  |  |
| Nd | 4 |  |  |  |
| Ne | 4 | 4 | 2 |  |
| P | - | - | 0.60 | 9 |
| $\theta$ | - | - | 12 | 9 |

Rev. 2 10/02

## NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
2. $N$ is the number of terminals.
3. Nd and Ne refer to the number of terminals on each D and E .
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension b applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.
9. Features and dimensions A2, A3, D1, E1, P \& $\theta$ are present when Anvil singulation method is used and not present for saw singulation.
10. Depending on the method of lead termination at the edge of the package, a maximum 0.15 mm pull back (L1) maybe present. L minus L1 to be equal to or greater than 0.3 mm .

Small Outline Plastic Packages (SOIC)


NOTES:

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed $0.15 \mathrm{~mm}(0.006$ inch) per side.
4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm ( 0.010 inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " $L$ " is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width "B", as measured 0.36 mm ( 0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61 mm ( 0.024 inch).
10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M8.15 (JEDEC MS-012-AA ISSUE C) 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |  |  |  |  |  |
| A | 0.0532 | 0.0688 | 1.35 | 1.75 | - |  |  |  |  |  |
| A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - |  |  |  |  |  |
| B | 0.013 | 0.020 | 0.33 | 0.51 | 9 |  |  |  |  |  |
| C | 0.0075 | 0.0098 | 0.19 | 0.25 | - |  |  |  |  |  |
| D | 0.1890 | 0.1968 | 4.80 | 5.00 | 3 |  |  |  |  |  |
| E | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 |  |  |  |  |  |
| e | 0.050 | BSC | 1.27 |  | BSC |  |  |  |  |  |
| H | 0.2284 | 0.2440 | 5.80 | 6.20 | - |  |  |  |  |  |
| h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 |  |  |  |  |  |
| L | 0.016 | 0.050 | 0.40 | 1.27 | 6 |  |  |  |  |  |
| N | 8 |  |  |  |  |  |  |  | 8 | 7 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | - |  |  |  |  |  |

Rev. 1 6/05

## Small Outline Exposed Pad Plastic Packages (EPSOIC)



M8.15C
8 LEAD NARROW BODY SMALL OUTLINE EXPOSED PAD PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |  |  |
| A | 0.056 | 0.066 | 1.43 | 1.68 | - |  |  |
| A1 | 0.001 | 0.005 | 0.03 | 0.13 | - |  |  |
| B | 0.0138 | 0.0192 | 0.35 | 0.49 | 9 |  |  |
| C | 0.0075 | 0.0098 | 0.19 | 0.25 | - |  |  |
| D | 0.189 | 0.196 | 4.80 | 4.98 | 3 |  |  |
| E | 0.150 | 0.157 | 3.811 | 3.99 | 4 |  |  |
| e | 0.050 BSC |  | 1.27 |  | BSC |  |  |
| H | 0.230 | 0.244 | 5.84 | 6.20 | - |  |  |
| h | 0.010 | 0.016 | 0.25 | 0.41 | 5 |  |  |
| L | 0.016 | 0.035 | 0.41 | 0.89 | 6 |  |  |
| N | 8 |  |  | 8 |  |  | 7 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $0^{\circ}$ | $8^{\circ}$ | - |  |  |
| P | - | 0.126 | - | 3.200 | 11 |  |  |
| P1 | - | 0.099 | - | 2.514 | 11 |  |  |

NOTES:

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension " $D$ " does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15 mm ( 0.006 inch) per side.
4. Dimension " $E$ " does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm (0.010 inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " $L$ " is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width " $B$ ", as measured 0.36 mm ( 0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61 mm ( 0.024 inch).
10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.
11. Dimensions " $P$ " and " $P 1$ " are thermal and/or electrical enhanced variations. Values shown are maximum size of exposed pad within lead count and body size.

For additional products, see www.intersil.com/en/products.htm without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Intersil:
HIP2100IB HIP2100IBT HIP2100IBZ HIP2100IBZT HIP2100IRZ HIP2100IRZT HIP2100EIBZ HIP2100EIBZT HIP2100IR4Z HIP2100IR4ZT

