## intersil

## Wideband Differential 3:1 Multiplexer

## ISL54233

The Intersil ISL54233 is a single supply differential 3 to 1 multiplexer that operates from a single supply in the range of 2.7 V to 4.6 V . It was designed to multiplex between three different differential data sources, allowing the multiplexing of USB 2.0 high speed data signals, UART data signals and digital video through a common headphone connector in Personal Media Players and other portable battery powered devices.

The switch channels have low ON capacitance and high bandwidth ( 1.6 GHz ) to pass USB high speed signals (480Mbps) and digital video signals with minimal edge and phase distortion and can swing rail-to-rail to pass UART and full-speed USB signals.

All channels of the multiplexer can be turned OFF (disabled) by driving the CO and C 1 logic pins to the low state.
The ISL54233 is available in a tiny $12 \mathrm{Ld} 2.2 \mathrm{~mm} \times 1.4 \mathrm{~mm}$ ultra-thin QFN and $12 \mathrm{Ld} 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ TQFN package. It operates over a temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"


## Features

- High Speed (480Mbps) and Full Speed (12Mbps) Signaling Capability per USB 2.0 on All Ports
- Digital Video Transmission
- COM Pins Allow Negative Swings to -2V
- All Switches OFF Mode
- Power OFF Protection
- COM Pins Overvoltage Tolerant to 5.5 V
- Low ON Capacitance @ 240MHz . . . . . . . . . . . . . . . . . . 2.8pF
- -3dB Frequency. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.6GHz
- Single Supply Operation (VDD) . . . . . . . . . . . . . . . . 2.7V to 4.6V
- Available 12 Ld UTQFN and 12 Ld TQFN Packages
- Compliant with USB 2.0 Short Circuit Requirements Without Additional External Components
- Pb-Free (RoHS Compliant)


## Applications

- MP4 and Other Personal Media Players
- Mobile Phone/Smart Phone
- Tablets, Readers, GPS and MHL


FIGURE 1. TYPICAL APPLICATION


FIGURE 2. BANDWIDTH CHARACTERISTICS CURVE

## Pin Configuration


note:

1. ISL54233 switches shown for $\mathbf{C 1}=$ Logic " 1 " and $C 0=$ Logic " 0 ".

## Pin Descriptions

| UTQFN | TQFN | NAME | FUNCTION |
| :---: | :---: | :---: | :--- |
| 1 | 1 | 3D+ | USB3/DV Differential Input |
| 2 | 2 | 2D- | USB2/DV Differential Input |
| 3 | 3 | 2D+ | USB2/DV Differential Input |
| 4 | 4 | 1D- | USB1/DV Differential Input |
| 5 | 5 | 1D+ | USB1/DV Differential Input |
| 6 | 6 | GND | Ground Connection |
| 7 | 7 | COM+ | Data Common Pin |
| 8 | 8 | COM- | Data Common Pin |
| 9 | 9 | C1 | Digital Control Input |
| 10 | 10 | CO | Digital Control Input |
| 11 | 11 | VDD | Power Supply |
| 12 | 12 | 3D- | USB3/DV Differential Input |
| - | PAD | PAD | Thermal Pad. Tie to Ground or Float |

Truth Table

| C1 | CO | MODE | COMMENTS |
| :---: | :---: | :--- | :--- |
| 0 | 0 | Wired-OR Audio | All switches open |
| 0 | 1 | USB/DV \#1 | 1D- and 1D+ ON |
| 1 | 0 | USB/DV \#2 | 2D- and 2D+ ON |
| 1 | 1 | USB/DV \#3 | 3D- and 3D+ ON |

C0, C1: Logic " 0 " when $\leq 0.5 \mathrm{~V}$ or float, Logic " 1 " when $\geq 1.4 \mathrm{~V}$ with $\mathrm{V}_{\mathrm{DD}}$ in range of 2.7 V to 3.6 V .

## Ordering Information

| PART NUMBER | PART <br> MARKING | TEMP. RANGE <br> $\left({ }^{\circ} \mathrm{C}\right)$ | PACKAGE <br> (Pb-Free) |  |
| :--- | :---: | :---: | :--- | :--- |
| DSL54233IRUZ-T (Notes 2, 3) | HM | -40 to +85 | 12 Ld 2.2mmx1.4mm UTQFN (Tape and Reel) |  |
| ISL54233IRUZ-T7A (Notes 2, 3) | HM | -40 to +85 | 12 Ld 2.2mmx1.4mm UTQFN (Tape and Reel) <br> $(250 \mathrm{pc}$ Reel) | L12.2.2x1.4A |
| ISL54233IRTZ (Note 4) | 4233 | -40 to +85 | 12 Ld 3mmx3mm TQFN | L12.2x1.4A |
| ISL54233IRTZ-T (Note 2, 4) | 4233 | -40 to +85 | 12 Ld 3mmx3mm TQFN (Tape and Reel) | L12.3x3A |

## NOTES:

2. Please refer to TB347 for details on reel specifications.
3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
4. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100\% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
5. For Moisture Sensitivity Level (MSL), please see device information page for ISL54233. For more information on MSL please see techbrief TB363.

## Absolute Maximum Ratings

| $\mathrm{V}_{\mathrm{DD}}$ to GND | -0.3V to 5.5V |
| :---: | :---: |
| Input Voltages |  |
| 1D+, 1D-, 2D+, 2D-, 3D+, 3D- | -2V to 5.5 V |
| C0, C1 (Note 6) | -0.3V to 5.5V |
| Output Voltages |  |
| COM-, COM + | -2V to 5.5V |
| Continuous Current (1D-, 1D+, 2D-, 2D+, 3D-, 3D+). | $\pm 40 \mathrm{~mA}$ |
| Peak Current (1D-, 1D+, 2D-, 2D+, 3D-, 3D+) | $\pm 100 \mathrm{~mA}$ |
| ESD Rating: |  |
| Human Body Model (Tested per JESD22-A114F). | . $>5 \mathrm{kV}$ |
| Machine Model (Tested per JESD22-A115B) | >400V |
| Charged Device Model (Tested per JESD22-C110D) | >2kV |
| Latch-up (Tested per JESD-78B; Class 2, Level A). |  |

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\text {JA }}\left({ }^{\circ} \mathbf{C} / \mathrm{W}\right)$ | $\theta_{\mathbf{J C}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: |
| 12 Ld UTQFN Package (Notes 7, 10) . | 155 | 90 |
| 12 Ld TQFN Package (Notes 8, 9) | 58 | 1.0 |
| Maximum Junction Temperature (Plastic | kage) | $+150^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature Range |  | ${ }^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Pb-Free Reflow Profile . . . . . . . . . . . . . http://www. | eflow.asp | ee link below |

## Operating Conditions

Temperature Range $\qquad$ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Supply Voltage Range 2.7V to 4.6 V

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.
NOTES:
6. Signals on C1 and C0 exceeding GND by specified amount are clamped. Limit current to maximum current ratings.
7. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
8. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
9. For $\theta_{\mathrm{JC}}$, the "case temp" location is the center of the exposed metal pad on the package underside.
10. For $\theta_{\mathrm{Jc}}$, the "case temp" location is taken at the package top center.

Electrical Specifications - 2.7V to 3.6V Supply Test conditions: $\mathrm{V}_{\mathrm{DD}}=+3.0 \mathrm{~V}, \mathrm{GND}=\mathrm{OV}, \mathrm{v}_{\mathrm{COH}}, \mathrm{V}_{\mathrm{C} 1 \mathrm{H}}=1.4 \mathrm{~V}, \mathrm{v}_{\mathrm{COL}}, \mathrm{v}_{\mathrm{C} 1 \mathrm{~L}}=0.5 \mathrm{~V}$, (Note 11), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

|  |  | MIN |  | MAX |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | TEST CONDITIONS | TEMP | (Notes |  | (Notes |  |
| ( |  | ( C ) | 12, 13) | TYP | 12, 13) | UNITS |

## ANALOG SWITCH CHARACTERISTICS

| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 4.6 V | Full | -1 | - | $\mathrm{V}_{\text {DD }}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ON-Resistance, ron | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=17 \mathrm{~mA}, \mathrm{~V}_{\mathrm{D}+}$ or $\mathrm{V}_{\mathrm{D}-}=0 \mathrm{~V}$ to 400 mV (see Figure 5, Note 15) | 25 | - | 6 | 8 | $\Omega$ |
|  |  | Full | - | - | 10 | $\Omega$ |
| $\mathrm{r}_{\mathrm{ON}}$ Matching Between Channels, $\Delta^{\text {r }}$ ON | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=17 \mathrm{~mA}, \mathrm{~V}_{\mathrm{D}+}$ or $\mathrm{V}_{\mathrm{D}-}=$ Voltage at max $\mathrm{r}_{\mathrm{ON}}$, (Notes 15, 16) | 25 | - | 0.07 | 0.5 | $\Omega$ |
|  |  | Full | - | - | 0.55 | $\Omega$ |
| $\mathrm{r}_{\text {ON }}$ Flatness, $\mathrm{r}_{\text {FLAT(ON }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=17 \mathrm{~mA}, \mathrm{~V}_{\mathrm{D}+}$ or $\mathrm{V}_{\mathrm{D}-}=0 \mathrm{~V}$ to 400 mV , (Notes 14, 15) | 25 | - | 0.32 | 0.8 | $\Omega$ |
|  |  | Full | - | - | 1.2 | $\Omega$ |
| ON-Resistance, ron | $V_{D D}=3.3 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=17 \mathrm{~mA}, \mathrm{~V}_{\mathrm{D}+}$ or $\mathrm{V}_{\mathrm{D}}=3.3 \mathrm{~V}$ (see Figure 5 , Note 15) | +25 | - | 9.5 | 15 | $\Omega$ |
|  |  | Full | - | - | 20 | $\Omega$ |
| OFF Leakage Current, $\mathrm{I}_{\mathrm{XD}+(\mathrm{OFF})}$ or ${ }^{\text {XXD-(OFF), }}$ ICOMX(OFF) | $\mathrm{V}_{\mathrm{DD}}=4.6 \mathrm{~V}$, All OFF Mode ( $\mathrm{CO}=0.5 \mathrm{~V}, \mathrm{C1}=0.5 \mathrm{~V}$ ), $\mathrm{V}_{\text {COM- }}$ or $\mathrm{V}_{\mathrm{COM}+}=0.3 \mathrm{~V}, 3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{XD}+}$ or $\mathrm{V}_{\mathrm{XD}}=3.3 \mathrm{~V}, 0.3 \mathrm{~V}$ | 25 | -15 | - | 15 | nA |
|  |  | Full | -20 | - | 20 | nA |
| ON Leakage Current, $\mathrm{I}_{\mathrm{XD}+(\mathrm{ON})}$ or ${ }^{\text {XD }}$ (ON), $\mathrm{I}_{\text {COMX(ON }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=4.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{XD}+} \text { or } \mathrm{V}_{\mathrm{XD}-}=0.3 \mathrm{~V}, 3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}-} \text { or } \mathrm{V}_{\mathrm{COM}+}=0.3 \mathrm{~V} \text {, } \\ & 3.3 \mathrm{~V} \end{aligned}$ | 25 | -20 | - | 20 | nA |
|  |  | Full | -25 | - | 25 | nA |
| DPDT DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| All OFF to ON or ON to All OFF Address Transition Time, tTRANS | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$, (see Figure 3) | 25 | - | 125 | - | ns |
| Data Channel to Data Channel Address Transition Time, tTRANS | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$, (see Figure 3) | 25 | - | 125 | - | ns |
| Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$, (see Figure 4) | 25 | - | 30 | - | ns |
| Skew, (tsKEWOUT - ${ }^{\text {SKEWIN }}$ ) | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=500 \mathrm{ps}$ at 480 Mbps , (Duty Cycle $=50 \%$ ) (see Figure 8) | 25 | - | 75 | - | ps |
| Total Jitter, $\mathrm{t}_{\mathbf{J}}$ | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=500 \mathrm{ps}$ at 480 Mbps | 25 | - | 210 | - | ps |

Electrical Specifications - 2.7V to 3.6V Supply Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.0 \mathrm{~V}, \mathrm{GND}=\mathrm{OV}, \mathrm{V}_{\mathrm{COH}}, \mathrm{V}_{\mathrm{C} 1 \mathrm{H}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{COL}}, \mathrm{V}_{\mathrm{C} 1 \mathrm{~L}}=0.5 \mathrm{~V}$, (Note 11), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | MIN <br> (Notes $12,13)$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes } \\ \text { 12, 13) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Rise/Fall Degradation (Propagation Delay), $\mathrm{t}_{\text {PD }}$ | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$, (see Figure 8) | 25 | - | 250 | - | ps |
| Crosstalk | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{f}=240 \mathrm{MHz}$ | 25 | - | -36 | - | dB |
| OFF-Isolation | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{f}=240 \mathrm{MHz}$ | 25 | - | -32 | - | dB |
| -3dB Bandwidth | Signal $=0 \mathrm{dBm}, 0.2 \mathrm{VDC}$ offset, $\mathrm{R}_{\mathrm{L}}=50 \Omega$ | 25 | - | 1.6 | - | GHz |
| OFF Capacitance, $\mathrm{C}_{\text {XD }+ \text { OFF }}, \mathrm{C}_{\text {XD-OFF }}$ | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ (see Figure 6) | 25 | - | 3 | - | pF |
| COM ON Capacitance, C COM-(ON), $\mathrm{C}_{\mathrm{COM}+(\mathrm{ON})}$ | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ (see Figure 6) | 25 | - | 6 | - | pF |
| COM ON Capacitance, $\mathrm{C}_{\text {COM-(ON), }}$, $\mathrm{C}_{\mathrm{COM}+(\mathrm{ON})}$ | $\mathrm{f}=240 \mathrm{MHz}, \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ | 25 | - | 2.8 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range, $\mathrm{V}_{\mathrm{DD}}$ |  | Full | 2.7 |  | 4.6 | V |
| Positive Supply Current, IDD (ALL OFF Mode) | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{C} 1=\mathrm{GND}, \mathrm{CO}=\mathrm{GND}$ | 25 | - | 6.5 | 8 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 15 | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD (USB1 Mode) | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{C} 1=\mathrm{GND}, \mathrm{CO}=\mathrm{V}_{\mathrm{DD}}$ | 25 | - | 6.5 | 8 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 15 | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD (USB2 Mode) | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{C} 1=\mathrm{V}_{\mathrm{DD}}, \mathrm{CO}=\mathrm{GND}$ | 25 | - | 6.5 | 8 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 15 | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD (USB3 Mode) | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{CO}=\mathrm{C} 1=\mathrm{V}_{\mathrm{DD}}$ | 25 | - | 6.5 | 8 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 15 | $\mu \mathrm{A}$ |
| Power OFF COMx Current, $\mathrm{I}_{\text {CoMx }}$ | $\mathrm{V}_{\mathrm{DD}}=0 \mathrm{~V}, \mathrm{CO}=\mathrm{C} 1=$ Float, $\mathrm{COMx}=5.25 \mathrm{~V}$ | 25 | - | - | 1 | $\mu \mathrm{A}$ |
| Power OFF Logic Current, $\mathrm{I}_{\text {C0 }}, \mathrm{I}_{\text {C1 }}$ | $\mathrm{V}_{\mathrm{DD}}=0 \mathrm{~V}, \mathrm{CO}=\mathrm{C} 1=5.25 \mathrm{~V}$ | 25 | - | 11 | - | $\mu \mathrm{A}$ |
| Power OFF D+/D- Current, ${ }^{\text {XD }}$, ${ }^{\text {I }}$ ( ${ }^{\text {d- }}$ | $\mathrm{V}_{\mathrm{DD}}=0 \mathrm{~V}, \mathrm{CO}=\mathrm{C1}=$ Float, $\mathrm{XD}-=\mathrm{XD}+=5.25 \mathrm{~V}$ | 25 | - | 5 | - | $\mu \mathrm{A}$ |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| C0, C1 Voltage Low, $\mathrm{V}_{\text {COL }}, \mathrm{V}_{\text {C1L }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | Full | - | - | 0.5 | V |
| C0, C1 Voltage High, $\mathrm{V}_{\mathrm{COH}}, \mathrm{V}_{\mathrm{C1H}}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | Full | 1.4 | - | 5.25 | V |
| C0, C1 Input Current, $\mathrm{I}_{\text {COL }}, \mathrm{I}_{\text {C1L }}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{CO}=\mathrm{C} 1=0 \mathrm{~V}$ or Float | Full | -50 | 6.2 | 50 | nA |
| C0, C1 Input Current, $\mathrm{I}_{\mathrm{COH}}, \mathrm{I}_{\mathrm{C} 1 \mathrm{H}}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{CO}=\mathrm{C} 1=3.6 \mathrm{~V}$ | Full | -2 | 1.6 | 2 | $\mu \mathrm{A}$ |
| C0, C1 Pull-Down Resistor, $\mathrm{R}_{\text {Cx }}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{CO}=\mathrm{C} 1=3.6 \mathrm{~V}$, Measure current into CO or C 1 pin and calculate resistance value. | Full | - | 4 | - | $\mathrm{M} \Omega$ |

## NOTES:

11. $\mathrm{V}_{\text {logic }}=$ Input voltage to perform proper function.
12. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
13. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.
14. Flatness is defined as the difference between maximum and minimum value of ON -resistance over the specified analog signal range.
15. Limits established by characterization and are not production tested.
16. ron matching between channels is calculated by subtracting the channel with the highest max $r_{O N}$ value from the channel with lowest max ron value, between 1D+ and 1D- or between 2D+ and 2D- or between 3D+ and 3D-.

## Test Circuits and Waveforms



Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

$$
V_{\text {OUT }}=V_{(\text {INPUT })} \frac{R_{L}}{R_{L}+r_{O N}}
$$

FIGURE 3B. ADDRESS t $_{\text {tRANS }}$ TEST CIRCUIT

FIGURE 3A. ADDRESS t $_{\text {TRANS }}$ MEASUREMENT POINTS
FIGURE 3. SWITCHING TIMES


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.
FIGURE 4A. MEASUREMENT POINTS
FIGURE 4B. TEST CIRCUIT
FIGURE 4. BREAK-BEFORE-MAKE TIME


FIGURE 5. ron TEST CIRCUIT


FIGURE 6. CAPACITANCE TEST CIRCUIT

## Test Circuits and Waveforms (continuad)



FIGURE 7. CROSSTALK TEST CIRCUIT


FIGURE 8A. MEASUREMENT POINTS

|tro - tri| Delay Due to Switch for Rising Input and Rising Output Signals |tfo - tfi| Delay Due to Switch for Falling Input and Falling Output Signals |tskew_0| Change in Skew through the Switch for Output Signals |tskew_i| Change in Skew through the Switch for Input Signals

FIGURE 8B. TEST CIRCUIT

FIGURE 8. SKEW TEST

## Application Block Diagram



## Detailed Description

The ISL54233 device consists of dual SP3T (single pole/triple throw) analog switches. It operates from a single DC power supply in the range of 2.7 V to 4.6 V . It was designed to function as a differential 3 to 1 multiplexer to select between three different differential data signals. It is offered in tiny UTQFN and TQFN packages for use in MP3 players, PDAs, cellphones, and other personal media players.

The device consists of six $6 \Omega$ data switches. It was designed to pass high-speed USB differential data and digital video signals with minimal edge and phase distortion. It can swing rail-to-rail to pass UART and full-speed USB signals.
The COM pins can accept signals that swing below ground by as much as -2 V . This allows an audio source to be wired-OR connected at the COM pins.

The ISL54233 was specifically designed for MP3 players, personal media players and cellphone applications that need to combine three differential data channels into a single shared connector, thereby saving space and component cost. This functionality is shown in the Typical Application Block Diagram on page 1.

A detailed description of the switches is provided in the following sections.

## Data Switches

The six data switches (1D+, 1D-, 2D+, 2D-, 3D+, 3D-) are $6 \Omega$ bidirectional switches that were specifically designed to pass high-speed USB differential data signals in the range of OV to 400 mV . The switches have low capacitance and high bandwidth to pass USB high-speed signals (480Mbps) with minimum edge and phase distortion to meet USB 2.0 signal quality specifications. See Figures 15 and 16 for high-speed Eye Pattern taken with the switch in the signal path.

These switches can also swing rail-to-rail and pass USB full-speed (12Mbps) and UART signals with minimal distortion. See Figure 17 for USB full-speed Eye Pattern taken with the switch in the signal path.

The maximum normal operating signal range for the USB switches is from - 1 V to $\mathrm{V}_{\mathrm{DD}}$. The signal voltage at D - and $\mathrm{D}+$ should not be allowed to exceed the $\mathrm{V}_{\mathrm{DD}}$ voltage rail or go below ground by more than -1V for normal operation.

## Fault Protection and Power-Off Protection

However, in the event that the USB $5.25 \mathrm{~V} \mathrm{~V}_{\text {BUS }}$ voltage were shorted to one or both of the COM pins, the ISL54233 has fault protection circuitry to prevent damage to the ISL54233 part. The fault circuitry allows the signal pins (COM-, COM+, 1D-, 1D+, 2D-, $2 \mathrm{D}+, 3 \mathrm{D}-, 3 \mathrm{D}+$ ) to be driven up to 5.25 V while the $\mathrm{V}_{\mathrm{DD}}$ supply voltage is in the range of $O \mathrm{~V}$ to 4.6 V . This fault condition causes no stress to the IC.

In addition, when $V_{D D}$ is at $O V$ (ground) all switches are OFF and the fault voltage is isolated from the other side of the switch (Power-Off Protection).

When $\mathrm{V}_{\mathrm{DD}}$ is in the range of 2.7 V to 4.6 V , the fault voltage will pass through to the output of an active switch channel. Note: During the fault condition, normal operation is not guaranteed until the fault condition is removed.

## ISL54233 Operation

The discussion that follows will discuss using the ISL54233 in the "Application Block Diagram" on page 8.

## POWER

The power supply connected at $\mathrm{V}_{\mathrm{DD}}$ (pin 11) provides power to the ISL54233 part. Its voltage should be kept in the range of 2.7 V to 4.6 V . In a typical application, $\mathrm{V}_{\mathrm{DD}}$ will be in the range of 2.7 V to 4.3 V and will be connected to the battery or LDO of the MP3 player or cellphone.

A $0.01 \mu \mathrm{~F}$ or $0.1 \mu \mathrm{~F}$ decoupling capacitor should be connected from the $V_{D D}$ in to ground to filter out any power supply noise from entering the part. The capacitor should be located as close to the $V_{D D}$ pin as possible.

## LOGIC CONTROL

The state of the ISL54233 device is determined by the voltage at the C1 pin (pin 9) and the C0 pin (pin 10). Refer to the "Truth Table" on page 2.

The C1 pin and CO pin are internally pulled low through 4M resistors to ground and can be tri-stated or left floating.

The $\mathbf{C 1}$ pin and CO pin can be driven with a voltage that is higher than the $V_{D D}$ supply voltage. They can be driven up to 5.25 V with the $V_{D D}$ supply in the range of 2.7 V to 4.6 V . Driving the logic higher than the supply rail will cause the logic current to increase. With $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ and $\mathrm{V}_{\text {LOGIC }}=5.25 \mathrm{~V}$, $\mathrm{I}_{\text {LOGIC }}$ current is approximately $5.5 \mu \mathrm{~A}$.

## Logic Control Voltage Levels

With $\mathrm{V}_{\mathrm{DD}}$ in the range of 2.7 V to 3.6 V the logic levels are: C 1 , CO = Logic " 0 " (Low) when $\leq 0.5 \mathrm{~V}$ or Floating. C1, C0 = Logic " 1 " (High) when $\geq 1.4 \mathrm{~V}$.

## ALL SWITCHES OFF Mode

If the $\mathbf{C 1}$ pin = Logic " 0 " and CO pin = Logic " 0 " the part will be in the ALL SWITCHES OFF mode. In this mode, the 3D- and 3D+ data switches, the 2D- and 2D+ data switches, and the 1D- and 1D+ data switches will be OFF (high impedance).

The COM pins can accommodate signals that swing below ground by as much as -2 V . This allows an audio CODEC to be connected to the COM pins when the device is in the all off state.

## USB/DV 1 Mode

If the C1 pin = Logic " 0 " and $C 0$ pin = Logic " 1 " the part will go into USB/DV1 mode. The 1D- and 1D+ switches are ON and the 2D- and 2D+ switches and 3D- and 3D+ will be OFF (high impedance).

## USB/DV 2 Mode

If the $C 1=$ Logic " 1 " and CO pin = Logic " 0 " the part will be in the USB/DV2 mode. The 2D- and 2D+ switches will be ON and the 1D- and 1D+ switches and the 3D- and 3D+ will be OFF (high impedance).

## USB/DV 3 Mode

If the $\mathbf{C 1}$ pin = Logic " 1 " and C0 pin = Logic " 1 " the part will be in the USB/DV3 mode. The 3D- and 3D+ switches are ON, and the 1D- and 1D+ switches and 2D- and 2D+ switches will be OFF (high impedance).

## Printed Circuit Board Design for High Frequency Performance

In $50 \Omega$ systems, the ISL54233 has a -3dB bandwidth of 1.6 GHz (see Figure 19).

To achieve this high bandwidth requires careful design and layout of the PCB board. Signal traces must be designed to minimize reflections and reduce parasitic resistance, inductance and capacitance that degrade the frequency response performance.

Figure 9 shows a picture of the engineering board used to measure the frequency response of the ISL54233 part. The board was specifically design for taking high frequency bandwidth measurements. The board was made with special materials and was carefully layed out using RF board techniques to maximize it for high frequency operation.

The next section, "Board Layout Guidelines", will provide a list of the PCB board requirements needed to get the maximum bandwidth from the ISL54233 part when tested with a $50 \Omega$ Network Analyzer.


FIGURE 9. RF HIGH FREQUENCY BOARD

## BOARD LAYOUT GUIDELINES

- The ISL54233 device must be soldered directly onto the PCB board. No IC sockets can be used. Their parasitic impedance will degrade the frequency performance.
- The signal traces (1D+, 1D-, 2D+, 2D-, 3D+, 3D-, COM- and $\mathrm{COM}+$ ) must have a controlled (characteristic) impedance of $50 \Omega \pm 5 \%$. Tight control on trace width and dielectric thickness must be followed to get $50 \Omega$ lines. Impedance tests results for controlled lines should be requested from the board fabrication house.
- A four layer PCB board: Signal (top) layer), Thin-Dielectric, GND (2nd layer), Thick-Dielectric, GND (3rd layer), Thin-Dielectric, Signal (Bottom layer) is required to achieve $50 \Omega$ traces. The top and bottom thin-dielectric are Nelco 4000-13 or Rogers 4350 core type material. The center thick-dielectric is FR4 pre-preg material.
Figure 10 illustrates the material and sequencing of the layers. The dimensions called out are those required to achieve $50 \Omega$ microstrip for the signal traces.


FIGURE 10. FOUR LAYER BOARD STACK-UP

- Route all controlled impedance signal lines on the top (signal) layer with no vias or through holes. Vias or through holes make it difficult to maintain a controlled impedance and tend to generate reflections.
- The signal trace lengths should be as short ( <1 inch from SMA connector to the switch pin) and straight as possible. If it becomes necessary to turn $90^{\circ}$, use two $45^{\circ}$ turns or an arc instead of making a single $90^{\circ}$ turn. This reduces reflections on the signal by minimizing impedance discontinuities.
- Use Edge - Launch SMA connectors for all signal lines. The SMA connector terminal should be tapered to the signal trace.
- Ground stitching should be done along signal traces and around SMA ground connectors. This helps to isolate the trace in a ground conduit. This reduces capacitive coupling between traces and provides a good return path for the signal.
- Use dry film solder mask. Clear the solder mask from signal trace.
- Power and/or logic lines can be run on the bottom layer. Logic lines should be routed away from the signal lines. This will minimize capacitive coupling from the logic lines.
- A $4.7 \mu \mathrm{~F}$ capacitor is placed from $\mathrm{V}_{\mathrm{CC}}$ to GND where the power is brought onto the board. It keeps any low frequency noise from getting on the board. Since a bulk capacitor will look inductive at higher frequencies, an additional $0.1 \mu \mathrm{~F}$ capacitor is placed across the supply lines. A $0.01 \mu \mathrm{~F}$ decoupling capacitor needs to be connected from the $V_{\text {DD }}$ pin to ground of the ISL54233 part to filter out any power supply noise from entering the part. The capacitor should be a RF type chip capacitor and should be located as close to the $\mathrm{V}_{\mathrm{DD}}$ pin as possible. Note: RF type capacitors have a smaller foot-print than regular capacitors.

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Uneses onterwise spectifed.


FIGURE 11. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE


FIGURE 13. ON-RESISTANCE vs SWITCH VOLTAGE vs TEMPERATURE


FIGURE 12. ON-RESISTANCE vs SWITCH VOLTAGE vs TEMPERATURE


FIGURE 14. ON-RESISTANCE vs SWITCH VOLTAGE vs TEMPERATURE

ISL54233

## Typical Performance Curves $T_{A}=+25^{\circ} \mathrm{C}$, Unless otherwise Specified. (Continued)



FIGURE 15. EYE PATTERN: 480Mbps WITH USB SWITCHES IN THE SIGNAL PATH

ISL54233
Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless otherwise Specified. (Continued)


FIGURE 16. EYE PATTERN: 480Mbps WITH USB SWITCHES IN THE SIGNAL PATH

Typical Performance Curves $T_{A}=+25^{\circ} \mathrm{C}$, Unless otherwise Specified. (Continued)


FIGURE 17. EYE PATTERN: 12Mbps USB SIGNAL WITH USB SWITCHES IN THE SIGNAL PATH

Typical Performance Curves $T_{A}=+25^{\circ} \mathrm{C}$, Unless otherwise Specified. (Continued)


FIGURE 18. OFF-ISOLATION USB SWITCHES


FIGURE 19. FREQUENCY RESPONSE

## Die Characteristics

## SUBSTRATE AND TQFN THERMAL PAD POTENTIAL

 (POWERED UP):
## TRANSISTOR COUNT:

837

## PROCESS:

Submicron CMOS

## Revision History

| DATE | REVISION |  |
| :---: | :---: | :--- |
| December 21, 2011 | FN7918.0 | Initial Release. |

## Products

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to www.intersil.com/products for a complete list of Intersil product families.

For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL54233

To report errors or suggestions for this datasheet, please go to www.intersil.com/askourstaff
FITs are available from our website at http://rel.intersil.com/reports/search.php

## Package Outline Drawing

## L12.3x3A

12 LEAD THIN QUAD FLAT NO LEAD PLASTIC PACKAGE Rev 0, 09/07

$\underline{\underline{\text { TOP VIEW }}}$


TYPICAL RECOMMENDED LAND PATTERN

$\underline{\underline{\text { BOTTOM VIEW }}}$


DETAIL "X"

NOTES:

1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$
4. Dimension $b$ applies to the metallized terminal and is measured between 0.18 mm and 0.30 mm from the terminal tip.
5. Tiebar shown (if present) is a non-functional feature.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 indentifier may be either a mold or mark feature.

## Ultra Thin Quad Flat No-Lead Plastic Package (UTQFN)



## BOTTOM VIEW



L12.2.2x1.4A
12 LEAD ULTRA THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MILLIMETERS |  |  | NOTES |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOMINAL | MAX |  |  |  |
| A | 0.45 | 0.50 | 0.55 | - |  |  |
| A1 | - | - | 0.05 | - |  |  |
| A3 | 0.127 REF |  |  | - |  |  |
| b | 0.15 | 0.20 | 0.25 | 5 |  |  |
| D | 2.15 | 2.20 | 2.25 | - |  |  |
| E | 1.35 | 1.40 | 1.45 | - |  |  |
| e | 0.40 BSC |  |  |  |  |  |
| k | 0.20 | - | - | - |  |  |
| L | 0.35 | 0.40 | 0.45 | - |  |  |
| Nd | 12 |  |  |  |  | 2 |
| Ne | 3 |  |  |  |  | 3 |
| $\theta$ | 0 | - | 12 | 4 |  |  |

Rev. 0 12/06
NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
2. $N$ is the number of terminals.
3. Nd and Ne refer to the number of terminals on D and E side, respectively.
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension b applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Maximum package warpage is 0.05 mm .
8. Maximum allowable burrs is 0.076 mm in all directions.
9. Same as JEDEC MO-255UABD except:

No lead-pull-back, "A" MIN dimension $=0.45$ not 0.50 mm "L" MAX dimension $=0.45$ not 0.42 mm .
10. For additional information, to assist with the PCB Land Pattern Design effort, see Intersil Technical Brief TB389.

$\underline{\underline{\text { TYPICAL RECOMMENDED LAND PATTERN }} 10 \text { 10 }}$

## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Intersil:

