

## 4.5V to 18V Input, 2-A Synchronous Step-Down Converter with Eco-mode™

Check for Samples: TPS54228

#### **FEATURES**

- D-CAP2<sup>™</sup> Mode Enables Fast Transient Response
- Low Output Ripple and Allows Ceramic Output Capacitor
- Wide V<sub>IN</sub> Input Voltage Range: 4.5 V to 18 V
- Output Voltage Range: 0.76 V to 7 V
- Highly Efficient Integrated FETs Optimized for Lower Duty Cycle Applications
   – 155 mΩ (High Side) and 108 mΩ (Low Side)
- High Efficiency, less than 10 μA at shutdown
- High Initial Bandgap Reference Accuracy
- Adjustable Soft Start
- Pre-Biased Soft Start
- 700-kHz Switching Frequency (f<sub>SW</sub>)
- Cycle By Cycle Over Current Limit
- Auto-Skip Eco-mode<sup>™</sup> for High Efficiency at Light Load

#### **APPLICATIONS**

- Wide Range of Applications for Low Voltage System
  - Digital TV Power Supply
  - High Definition Blu-ray Disc™ Players
  - Networking Home Terminal
  - Digital Set Top Box (STB)

#### DESCRIPTION

The TPS54228 is an adaptive on-time D-CAP2™ mode synchronous buck converter. The TPS54228 enables system designers to complete the suite of various end-equipment power bus regulators with a cost effective, low component count, low standby current solution. The main control loop for the TPS54228 uses the D-CAP2™ mode control that provides a fast transient response with no external compensation components. The adaptive on-time control supports seamless transition between PWM mode at higher load conditions and Eco-mode™ operation at light loads. Eco-mode™ allows the TPS54228 to maintain high efficiency during lighter load conditions. The TPS54228 also has a proprietary circuit that enables the device to adopt to both low equivalent series resistance (ESR) output capacitors, such as POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors. The device operates from 4.5-V to 18-V VIN input. The output voltage can be programmed between 0.76 V and 7 V. The device also features an adjustable soft start time. The TPS54228 is available in 8-pin DDA, 8-pin D, and 10 pin DRC packages, and is designed to operate over the ambient temperature range of -40°C to 85°C.





A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

D-CAP2, Eco-mode are trademarks of Texas Instruments. Blu-ray Disc is a trademark of Blu-ray Disc Association.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> (3) | ORDERABLE PART NUMBER | PIN | TRANSPORT<br>MEDIA |
|----------------|----------------------------|-----------------------|-----|--------------------|
|                | DDA                        | TPS54228DDA           | 8   | Tube               |
|                | DDA                        | TPS54228DDAR          | 0   | Tape and Reel      |
| –40°C to 85°C  | D                          | TPS54228D             | 8   | Tube               |
| -40 C to 65 C  | D                          | TPS54228DR            | 0   | Tape and Reel      |
|                | DRC                        | TPS54228DRCT          | 10  | Tone and Real      |
|                | DRC                        | TPS54228DRCR          | 10  | Tape and Reel      |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
- (3) All package options have Cu NIPDAU lead/ball finish.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

|                                                |                            | VAL  | .UE |      |
|------------------------------------------------|----------------------------|------|-----|------|
|                                                |                            | MIN  | MAX | UNIT |
|                                                | VIN, EN                    | -0.3 | 20  |      |
|                                                | VBST                       | -0.3 | 26  |      |
|                                                | VBST (10 ns transient)     | -0.3 | 28  |      |
| Input voltage range                            | VBST (vs SW)               | -0.3 | 6.5 | V    |
|                                                | VFB, SS                    | -0.3 | 6.5 |      |
|                                                | SW                         | -2   | 20  |      |
|                                                | SW (10 ns transient)       | -3   | 22  |      |
| Outrot valta as massa                          | VREG5                      | -0.3 | 6.5 |      |
| Output voltage range                           | GND                        | -0.3 | 0.3 | V    |
| Voltage from GND to thermal pa                 | d, V <sub>diff</sub>       | -0.2 | 0.2 | V    |
|                                                | Human Body Model (HBM)     |      | 2   | kV   |
| Electrostatic discharge                        | Charged Device Model (CDM) |      | 500 | V    |
| Operating junction temperature, T <sub>J</sub> |                            | -40  | 150 | °C   |
| Storage temperature, T <sub>stg</sub>          |                            | -55  | 150 | - 10 |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### THERMAL INFORMATION

|                         |                                              |              | TPS54228   |                  |       |  |  |  |
|-------------------------|----------------------------------------------|--------------|------------|------------------|-------|--|--|--|
|                         | THERMAL METRIC <sup>(1)</sup>                | DDA (8 PINS) | D (8 PINS) | DRC (10<br>PINS) | UNITS |  |  |  |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance       | 45.3         | 114.4      | 43.9             |       |  |  |  |
| $\theta_{JCtop}$        | Junction-to-case (top) thermal resistance    | 54.8         | 60.8       | 55.4             |       |  |  |  |
| $\theta_{JB}$           | Junction-to-board thermal resistance         | 16.2         | 55.7       | 18.9             | °C/W  |  |  |  |
| ΨЈТ                     | Junction-to-top characterization parameter   | 6.6          | 17.4       | 0.7              | 10/00 |  |  |  |
| ΨЈВ                     | Junction-to-board characterization parameter | 16.0         | 55.1       | 19.1             |       |  |  |  |
| $\theta_{\text{JCbot}}$ | Junction-to-case (bottom) thermal resistance | 8.5          | -          | 5.3              | 1     |  |  |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



#### RECOMMENDED OPERATING CONDITIONS

 $V_{IN} = 12 \text{ V}$ , over operating free-air temperature range, (unless otherwise noted)

|                  |                                               |                        | MIN  | MAX | UNIT |
|------------------|-----------------------------------------------|------------------------|------|-----|------|
| V <sub>IN</sub>  | Supply input voltage range                    |                        | 4.5  | 18  | V    |
|                  |                                               | VBST                   | -0.1 | 24  |      |
|                  |                                               | VBST (10 ns transient) | -0.1 | 27  |      |
|                  |                                               | VBST(vs SW)            | -0.1 | 5.7 |      |
|                  |                                               | SS                     | -0.1 | 5.7 |      |
| $V_{I}$          | Input voltage range                           | EN                     | -0.1 | 18  | V    |
|                  |                                               | VFB                    | -0.1 | 5.5 |      |
|                  |                                               | SW                     | -1.8 | 18  |      |
|                  |                                               | SW (10 ns transient)   | -3   | 21  |      |
|                  |                                               | GND                    | -0.1 | 0.1 |      |
| Vo               | Output voltage range                          | VREG5                  | -0.1 | 5.7 | V    |
| lo               | Output Current range                          | I <sub>VREG5</sub>     | 0    | 10  | mA   |
| T <sub>A</sub>   | Operating free-air temperature                |                        | -40  | 85  | °C   |
| T <sub>J</sub>   | Operating junction temperature                |                        | -40  | 150 | °C   |
| l <sub>out</sub> | Operating output current range <sup>(1)</sup> |                        |      | 2   | А    |

<sup>(1)</sup> D pacckage,  $V_{OUT} > 5.0 \text{ V}$  (see Figure 13 for temperature derating )

#### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range,  $V_{IN}$  = 12 V (unless otherwise noted)

| PARAMETER            |                                                | TEST CONDITIONS                                                                                        | MIN | TYP | MAX  | UNIT |
|----------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| SUPPLY               | CURRENT                                        |                                                                                                        | 1   |     |      |      |
| I <sub>VIN</sub>     | Operating - non-switching supply current       | Operating - non-switching supply current $V_{IN}$ current, $T_A = 25$ °C, $EN = 5$ V, $V_{FB} = 0.8$ V |     |     | 1200 | μΑ   |
| I <sub>VINSDN</sub>  | Shutdown supply current                        | V <sub>IN</sub> current, T <sub>A</sub> = 25°C, EN = 0 V                                               |     | 5.0 | 10   | μΑ   |
| LOGIC T              | HRESHOLD                                       |                                                                                                        | ·   |     | ·    |      |
|                      | EN high-level input voltage                    | EN                                                                                                     | 1.6 |     |      | V    |
| V <sub>EN</sub>      | EN low-level input voltage                     | EN                                                                                                     |     |     | 0.6  | V    |
| R <sub>EN</sub>      | EN pin resistance to GND                       | V <sub>EN</sub> = 12 V                                                                                 | 220 | 440 | 880  | kΩ   |
| V <sub>FB</sub> VOL  | TAGE AND DISCHARGE RESISTANCE                  |                                                                                                        | ·   |     | *    |      |
| V                    | V through old walks are                        | $T_A = 25$ °C, $V_O = 1.05$ V, $I_O = 10$ mA, Ecomode <sup>TM</sup> operation                          |     | 770 |      | mV   |
| $V_{FBTH}$           | V <sub>FB</sub> threshold voltage              | $T_A = 25$ °C, $V_O = 1.05$ V, continuous mode operation                                               | 749 | 765 | 781  | mV   |
| I <sub>VFB</sub>     | V <sub>FB</sub> input current                  | V <sub>FB</sub> = 0.8 V, T <sub>A</sub> = 25°C                                                         |     | 0   | ±0.1 | μΑ   |
| V <sub>REG5</sub> OL | JTPUT                                          |                                                                                                        |     |     |      |      |
| V <sub>VREG5</sub>   | V <sub>REG5</sub> output voltage               | T <sub>A</sub> = 25°C, 6.0 V < V <sub>IN</sub> < 18 V,<br>0 < I <sub>VREG5</sub> < 5 mA                | 5.2 | 5.5 | 5.7  | V    |
| $V_{LN5}$            | Line regulation                                | 6 V < V <sub>IN</sub> < 18 V, I <sub>VREG5</sub> = 5 mA                                                |     |     | 25   | mV   |
| $V_{LD5}$            | Load regulation                                | 0 mA < I <sub>VREG5</sub> < 5 mA                                                                       |     |     | 100  | mV   |
| I <sub>VREG5</sub>   | Output current                                 | V <sub>IN</sub> = 6 V, V <sub>REG5</sub> = 4.0 V, T <sub>A</sub> = 25°C                                |     | 60  |      | mA   |
| MOSFET               |                                                |                                                                                                        |     |     |      |      |
|                      | High side switch resistance, DDA and D package | 25°C, V <sub>BST</sub> - SW = 5.5 V                                                                    |     | 155 |      |      |
| $R_{DS(on)} \\$      | High side switch resistance, DRC package       | 25°C, V <sub>BST</sub> - SW = 5.5 V                                                                    |     | 165 |      | mΩ   |
|                      | Low side switch resistance                     | 25°C                                                                                                   |     | 108 |      |      |



### **ELECTRICAL CHARACTERISTICS (continued)**

over operating free-air temperature range,  $V_{IN}$  = 12 V (unless otherwise noted)

|                       | PARAMETER                              | TEST CONDITIONS                                 | MIN  | TYP  | MAX  | UNIT |
|-----------------------|----------------------------------------|-------------------------------------------------|------|------|------|------|
| CURRENT               | LIMIT                                  |                                                 |      |      |      |      |
|                       | Commont limit                          | L out = 2.2 µH <sup>(1)</sup> DDA, DRC packages | 2.5  | 3.3  | 4.7  | Α    |
| l <sub>ocl</sub>      | Current limit                          | L out = 2.2 µH <sup>(1)</sup> D package         | 2.3  | 3.0  | 4.5  | Α    |
| THERMAL               | SHUTDOWN                               |                                                 |      |      |      | -    |
| <b>-</b>              | The second object decree the selection | Shutdown temperature <sup>(1)</sup>             |      | 165  |      |      |
| T <sub>SDN</sub>      | Thermal shutdown threshold             | Hysteresis (1)                                  |      |      | °C   |      |
| ON-TIME               | TIMER CONTROL                          |                                                 | *    |      |      |      |
| t <sub>ON</sub>       | On time                                | V <sub>IN</sub> = 12 V, V <sub>O</sub> = 1.05 V |      | 150  |      | ns   |
| t <sub>OFF(MIN)</sub> | Minimum off time                       | T <sub>A</sub> = 25°C, V <sub>FB</sub> = 0.7 V  |      | 260  | 310  | ns   |
| SOFT STA              | ART                                    |                                                 |      |      |      |      |
|                       | SS charge current                      | V <sub>SS</sub> = 1 V                           | 1.4  | 2    | 2.6  | μA   |
| I <sub>SS</sub>       | SS discharge current                   | V <sub>SS</sub> = 0.5 V                         | 0.1  | 0.2  |      | mA   |
| UVLO                  |                                        |                                                 |      |      | ,    |      |
| 10/10                 | IN/I O there should                    | Wake up V <sub>REG5</sub> voltage               | 3.45 | 3.75 | 4.05 |      |
| UVLO                  | UVLO threshold                         | Hysteresis V <sub>REG5</sub> voltage            | 0.13 | 0.32 | 0.48 | V    |

<sup>(1)</sup> Not production tested.



#### **DEVICE INFORMATION**

#### DDA PACKAGE (TOP VIEW)



# D PACKAGE (TOP VIEW)



# DRC PACKAGE (TOP VIEW)





#### **PIN FUNCTIONS**

|                                    | PIN       |           | DESCRIPTION                                                                                                                                                     |
|------------------------------------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                               | DDA and D | DRC       | DESCRIPTION                                                                                                                                                     |
| EN                                 | 1         | 1         | Enable input control. EN is active high and must be pulled up to enable the device.                                                                             |
| VFB                                | 2         | 2         | Converter feedback input. Connect to output voltage with feedback resistor divider.                                                                             |
| VREG5                              | 3         | 3         | 5.5 V power supply output. A capacitor (typical 1 $\mu$ F) should be connected to GND. VREG5 is not active when EN is low.                                      |
| SS                                 | 4         | 4         | Soft-start control. An external capacitor should be connected to GND.                                                                                           |
| GND                                | 5         |           | Ground pin. Power ground return for switching circuit. Connect sensitive SS and VFB returns to GND at a single point.                                           |
| GND                                |           | 5         | Ground pin. Connect sensitive SS and VFB returns to GND at a single point.                                                                                      |
| SW                                 | 6         | 6, 7      | Switch node connection between high-side NFET and low-side NFET.                                                                                                |
| VBST                               | 7         | 8         | Supply input for the high-side FET gate drive circuit. Connect 0.1µF capacitor between VBST and SW pins. An internal diode is connected between VREG5 and VBST. |
| VIN                                | 8         | 9, 10     | Input voltage supply pin.                                                                                                                                       |
| Exposed Thermal Pad <sup>(1)</sup> | Back side |           | Thermal pad of the package. Must be soldered to achieve appropriate dissipation. Must be connected to GND.                                                      |
| Exposed Thermal Pad                |           | Back side | Thermal pad of the package. PGND power ground return of internal low-side FET. Must be soldered to achieve appropriate dissipation.                             |

(1) DDA package only



#### **FUNCTIONAL BLOCK DIAGRAM**





#### **OVERVIEW**

The TPS54228 is a 2-A synchronous step-down (buck) converter with two integrated N-channel MOSFETs. It operates using D-CAP2™ mode control. The fast transient response of D-CAP2™ control reduces the output capacitance required to meet a specific level of performance. Proprietary internal circuitry allows the use of low ESR output capacitors including ceramic and special polymer types.

#### **DETAILED DESCRIPTION**

#### **PWM Operation**

The main control loop of the TPS54228 is an adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP2™ mode control. D-CAP2™ mode control combines constant on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output.

At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after internal one shot timer expires. This one shot is set by the converter input voltage, VIN, and the output voltage, VO, to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ramp is added to reference voltage to simulate output ripple, eliminating the need for ESR induced output ripple from D-CAP2<sup>TM</sup> mode control.

#### **PWM Frequency and Adaptive On-Time Control**

TPS54228 uses an adaptive on-time control scheme and does not have a dedicated on board oscillator. The TPS54228 runs with a pseudo-constant frequency of 700 kHz by using the input voltage and output voltage to set the on-time one-shot timer. The on-time is inversely proportional to the input voltage and proportional to the output voltage; therefore, when the duty ratio is VOUT/VIN, the frequency is constant.

#### Auto-Skip Eco-Mode™ Control

The TPS54228 is designed with Auto-Skip Eco-mode<sup>TM</sup> to increase light load efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to point that its rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when its zero inductor current is detected. As the load current further decreases the converter run into discontinuous conduction mode. The on-time is kept almost the same as is was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. The transition point to the light load operation  $I_{OUT(LL)}$  current can be calculated in Equation 1

$$I_{OUT(LL)} = \frac{1}{2 \cdot L \cdot fsw} \cdot \frac{\left(V_{IN} - V_{OUT}\right) \cdot V_{OUT}}{V_{IN}} \tag{1}$$

#### Soft Start and Pre-Biased Soft Start

The soft start function is adjustable. When the EN pin becomes high, 2- $\mu$ A current begins charging the capacitor which is connected from the SS pin to GND. Smooth control of the output voltage is maintained during start up. The equation for the slow start time is shown in Equation 2. VFB voltage is 0.765 V and SS pin source current is 2  $\mu$ A.

$$t_{SS}(ms) = \frac{C6(nF) \times V_{REF} \times 1.1}{I_{SS}(\mu A)} = \frac{C6(nF) \times 0.765 \times 1.1}{2}$$
(2)

The TPS54228 contains a unique circuit to prevent current from being pulled from the output during startup if the output is pre-biased. When the soft-start commands a voltage higher than the pre-bias level (internal soft start becomes greater than feedback voltage  $V_{FB}$ ), the controller slowly activates synchronous rectification by starting the first low side FET gate driver pulses with a narrow on-time. It then increments that on-time on a cycle-by-cycle basis until it coincides with the time dictated by (1-D), where D is the duty cycle of the converter. This scheme prevents the initial sinking of the pre-bias output, and ensure that the out voltage  $(V_O)$  starts and ramps up smoothly into regulation and the control loop is given time to transition from pre-biased start-up to normal mode operation.

8



#### **Current Protection**

The output overcurrent protection (OCP) is implemented using a cycle-by-cycle valley detect control circuit. The switch current is monitored by measuring the low-side FET switch voltage between the SW pin and GND. This voltage is proportional to the switch current. To improve accuracy, the voltage sensing is temperature compensated.

During the on time of the high-side FET switch, the switch current increases at a linear rate determined by  $V_{IN}$ ,  $V_{OUT}$ , the on-time and the output inductor value. During the on time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current lout. The TPS54228 constantly monitors the low-side FET switch voltage, which is proportional to the switch current, during the low-side on-time. If the measured voltage is above the voltage proportional to the current limit, an internal counter is incremented per each SW cycle and the converter maintains the low-side switch on until the measured voltage is below the voltage corresponding to the current limit at which time the switching cycle is terminated and a new switching cycle begins. In subsequent switching cycles, the on-time is set to a fixed value and the current is monitored in the same manner. If the over current condition exists for 7 consecutive switching cycles, the internal OCL threshold is set to a lower level, reducing the available output current. When a switching cycle occurs where the switch current is not above the lower OCL threshold, the counter is reset and the OCL limit is returned to the higher value.

There are some important considerations for this type of over-current protection. The load current one half of the peak-to-peak inductor current higher than the over-current threshold. Also when the current is being limited, the output voltage tends to fall as the demanded load current may be higher than the current available from the converter. This may cause the output voltage to fall. When the over current condition is removed, the output voltage returns to the regulated value. This protection is non-latching.

#### **UVLO Protection**

Undervoltage lock out protection (UVLO) monitors the voltage of the  $V_{REG5}$  pin. When the  $V_{REG5}$  voltage is lower than UVLO threshold voltage, the TPS54228 is shut off. This protection is non-latching.

#### Thermal Shutdown

TPS54228 monitors the temperature of itself. If the temperature exceeds the threshold value (typically 165°C), the device is shut off. This is non-latch protection.

# TEXAS INSTRUMENTS

#### **TYPICAL CHARACTERISTICS**

 $V_{IN}$  = 12 V,  $T_A$  = 25 °C, (unless otherwise noted)



Figure 1. VIN CURRENT vs JUNCTION TEMPERATURE



Figure 2. VIN SHUTDOWN CURRENT vs JUNCTION TEMPERATURE



Figure 3. EN CURRENT vs EN VOLTAGE



Figure 4. 1.05-V OUTPUT VOLTAGE vs OUTPUT CURRENT



Figure 5. 1.05-V OUTPUT VOLTAGE vs INPUT VOLTAGE



Figure 6. 1.05-V, LOAD TRANSIENT RESPONSE



#### TYPICAL CHARACTERISTICS (continued)





Figure 7. START-UP WAVE FORM



Figure 9. LIGHT LOAD EFFICIENCY vs OUTPUT CURRENT



Figure 11. SWITCHING FREQUENCY vs OUTPUT CURRENT



Figure 8. EFFICIENCY vs OUTPUT CURRENT



Figure 10. SWITCHING FREQUENCY vs INPUT VOLTAGE



Figure 12. Vfb VOLTAGE vs JUNCTION TEMPERATURE

# **INSTRUMENTS**

#### **TYPICAL CHARACTERISTICS (continued)**





Figure 13. D PACKAGE OUTPUT CURRENT vs AMBIENT TEMPERATURE



Figure 14. POWER DISSIPATION vs AMBIENT TEMPERATURE



Figure 15. VOLTAGE RIPPLE AT OUTPUT ( $I_0 = 2 A$ )



Figure 16. DCM VOLTAGE RIPPLE AT OUTPUT ( $I_0 = 30 \text{ mA}$ )



Figure 17. VOLTAGE RIPPLE AT INPUT (I<sub>O</sub> = 2 A)

12



#### **DESIGN GUIDE**

#### Step-By-Step Design Procedure

To begin the design process, the user must know a few application parameters:

- Input voltage range
- Output voltage
- Output current
- Output voltage ripple
- Input voltage ripple



Figure 18. Shows the schematic diagram for this design example.

#### **Output Voltage Resistors Selection**

The output voltage is set with a resistor divider from the output node to the VFB pin. It is recommended to use 1% tolerance or better divider resistors. Start by using Equation 3 to calculate  $V_{OUT}$ .

To improve efficiency at light loads consider using larger value resistors, high resistance is more susceptible to noise, and the voltage errors from the VFB input current are more noticeable.

$$V_{OUT} = 0.765 \times \left(1 + \frac{R1}{R2}\right)$$
 (3)

#### **Output Filter Selection**

The output filter used with the TPS54228 is an LC circuit. This LC filter has double pole at:

$$F_{P} = \frac{1}{2\pi\sqrt{L_{OUT} \times C_{OUT}}}$$
(4)

At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the TPS54228. The low frequency phase is 180 degrees. At the output filter pole frequency, the gain rolls off at a −40 dB per decade rate and the phase drops rapidly. D-CAP2™ introduces a high frequency zero that reduces the gain roll off to −20 dB per decade and increases the phase to 90 degrees one decade above the zero frequency. The inductor and capacitor selected for the output filter must be selected so that the double pole of Equation 4 is located below the high frequency zero but close enough that the phase boost provided be the high frequency zero provides adequate phase margin for a stable circuit. To meet this requirement use the values recommended in Table 1

Copyright © 2011–2013, Texas Instruments Incorporated



**Table 1. Recommended Component Values** 

| Output Voltage (V) | R1 (kΩ) | R2 (kΩ) | C4 (pF) <sup>(1)</sup> | L1 (μH)   | C8 + C9 (µF) |
|--------------------|---------|---------|------------------------|-----------|--------------|
| 1                  | 6.81    | 22.1    |                        | 1.5 - 2.2 | 22 - 68      |
| 1.05               | 8.25    | 22.1    |                        | 1.5 - 2.2 | 22 - 68      |
| 1.2                | 12.7    | 22.1    |                        | 2.2       | 22 - 68      |
| 1.5                | 21.5    | 22.1    |                        | 2.2       | 22 - 68      |
| 1.8                | 30.1    | 22.1    | 5 - 22                 | 3.3       | 22 - 68      |
| 2.5                | 49.9    | 22.1    | 5 - 22                 | 3.3       | 22 - 68      |
| 3.3                | 73.2    | 22.1    | 5 - 22                 | 3.3       | 22 - 68      |
| 5                  | 124     | 22.1    | 5 - 22                 | 4.7       | 22 - 68      |
| 6.5                | 165     | 22.1    | 5 - 22                 | 4.7       | 22 - 68      |

#### (1) Optional

Since the DC gain is dependent on the output voltage, the required inductor value increases as the output voltage increases. For higher output voltages at or above 1.8 V, additional phase boost can be achieved by adding a feed forward capacitor (C4) in parallel with R1

The inductor peak-to-peak ripple current, peak current and RMS current are calculated using Equation 5, Equation 6 and Equation 7. The inductor saturation current rating must be greater than the calculated peak current and the RMS or heating current rating must be greater than the calculated RMS current. Use 700 kHz for  $f_{\text{SW}}$ .

Use 700 kHz for  $f_{SW}$ . Make sure the chosen inductor is rated for the peak current of Equation 6 and the RMS current of Equation 7.

$$I_{IPP} = \frac{V_{OUT}}{V_{IN(max)}} \times \frac{V_{IN(max)} - V_{OUT}}{L_{O} \times f_{SW}}$$
(5)

$$I_{\text{lpeak}} = I_{\text{O}} + \frac{I_{\text{lpp}}}{2} \tag{6}$$

$$I_{Lo(RMS)} = \sqrt{I_O^2 + \frac{1}{12} I_{IPP}^2}$$
 (7)

For this design example, the calculated peak current is 2.311 A and the calculated RMS current is 2.008 A. The inductor used is a TDK CLF7045T-2R2N with a peak current rating of 5.5 A and an RMS current rating of 4.3 A.

The capacitor value and ESR determines the amount of output voltage ripple. The TPS54228 is intended for use with ceramic or other low ESR capacitors. Recommended values range from 22µF to 68µF. Use Equation 8 to determine the required RMS current rating for the output capacitor.

$$I_{Co(RMS)} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{\sqrt{12} \times V_{IN} \times L_{O} \times f_{SW}}$$
(8)

For this design two TDK C3216X5R0J226M 22 $\mu$ F output capacitors are used. The typical ESR is 2 m $\Omega$  each. The calculated RMS current is 0.18 A and each output capacitor is rated for 4A.

#### **Input Capacitor Selection**

The TPS54228 requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. A ceramic capacitor over 10  $\mu$ F is recommended for the decoupling capacitor. An additional 0.1  $\mu$ F capacitor (C3) from pin 8 to ground is optional to provide additional high frequency filtering. The capacitor voltage rating needs to be greater than the maximum input voltage.

#### **Bootstrap Capacitor Selection**

A 0.1  $\mu$ F. ceramic capacitor must be connected between the VBST to SW pin for proper operation. It is recommended to use a ceramic capacitor.



#### **VREG5 Capacitor Selection**

A 1- $\mu$ F. ceramic capacitor must be connected between the VREG5 to GND pin for proper operation. It is recommended to use a ceramic capacitor.

#### THERMAL INFORMATION

This 8-pin DDA package incorporates an exposed thermal pad that is designed to be directly to an external heartsick. The thermal pad must be soldered directly to the printed board (PCB). After soldering, the PCB can be used as a heartsick. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heartsick structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the exposed thermal pad and how to use the advantage of its heat dissipating abilities, see the Technical Brief, PowerPAD™ Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD™ Made Easy, Texas Instruments Literature No. SLMA004.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Figure 19. Thermal Pad Dimensions

Copyright © 2011–2013, Texas Instruments Incorporated

15



#### LAYOUT CONSIDERATIONS

- 1. Keep the input switching current loop as small as possible.
- 2. Keep the SW node as physically small and short as possible to minimize parasitic capacitance and inductance and to minimize radiated emissions. Kelvin connections should be brought from the output to the feedback pin of the device.
- 3. Keep analog and non-switching components away from switching components.
- 4. Make a single point connection from the signal ground to power ground.
- 5. Do not allow switching current to flow under the device.
- 6. Keep the pattern lines for VIN and PGND broad.
- 7. Exposed pad of device must be connected to PGND with solder (DDA package only).
- 8. VREG5 capacitor should be placed near the device, and connected PGND.
- 9. Output capacitor should be connected to a broad pattern of the PGND.
- 10. Voltage feedback loop should be as short as possible, and preferably with ground shield.
- 11. Lower resistor of the voltage divider which is connected to the VFB pin should be tied to SGND.
- 12. Providing sufficient via is preferable for VIN, SW and PGND connection.
- 13. PCB pattern for VIN, SW, and PGND should be as broad as possible.
- 14. VIN Capacitor should be placed as near as possible to the device.



VIA to Ground Plane

Figure 20. PCB Layout





VIA to Ground Plane

Figure 21. PCB Layout for the DRC Package



### **REVISION HISTORY**

| Changes from Original (May 2011) to Revision A                                                                          | Page         |
|-------------------------------------------------------------------------------------------------------------------------|--------------|
| Added R <sub>EN</sub> - EN pin resistance to GND to the LOGIC THRESHOLD section of the ELECTRICAL CHARACTERISTICS table |              |
| Changes from Revision A (October 2011) to Revision B                                                                    | Page         |
| Added the 8-pin D package to the data sheet                                                                             | 1            |
| Changes from Revision B (December 2011) to Revision C                                                                   | Page         |
| Removed SWIFT™ from the data sheet title                                                                                | 1            |
| Changes from Revision C (March 2012) to Revision D                                                                      | Page         |
| Added the 10-pin DRC package to the data sheet                                                                          | 1            |
| Added the DRC 10 Pin package to the Ordering Information table                                                          |              |
| Added the DRC package to the Device Information section                                                                 | <del>[</del> |
| Added Figure 21                                                                                                         |              |

18





9-May-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing |    | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | <b>Device Marking</b> (4/5) | Samples |
|------------------|--------|--------------|--------------------|----|----------------|----------------------------|----------------------|---------------------|--------------|-----------------------------|---------|
| TPS54228D        | ACTIVE | SOIC         | D                  | 8  | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-1-260C-UNLIM  | -40 to 85    | 54228                       | Samples |
| TPS54228DDA      | ACTIVE | SO PowerPAD  | DDA                | 8  | 75             | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-2-260C-1 YEAR | -40 to 85    | 54228                       | Samples |
| TPS54228DDAR     | ACTIVE | SO PowerPAD  | DDA                | 8  | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-2-260C-1 YEAR | -40 to 85    | 54228                       | Samples |
| TPS54228DR       | ACTIVE | SOIC         | D                  | 8  | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-1-260C-UNLIM  | -40 to 85    | 54228                       | Samples |
| TPS54228DRCR     | ACTIVE | SON          | DRC                | 10 | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-2-260C-1 YEAR | -40 to 85    | 54228                       | Samples |
| TPS54228DRCT     | ACTIVE | SON          | DRC                | 10 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-2-260C-1 YEAR | -40 to 85    | 54228                       | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



### **PACKAGE OPTION ADDENDUM**

9-May-2014

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 15-Oct-2013

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All dimensions are nominal |                    |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|--------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS54228DDAR               | SO<br>Power<br>PAD | DDA                | 8  | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS54228DR                 | SOIC               | D                  | 8  | 2500 | 330.0                    | 12.8                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS54228DRCR               | SON                | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS54228DRCT               | SON                | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 15-Oct-2013



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS54228DDAR | SO PowerPAD  | DDA             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS54228DR   | SOIC         | D               | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TPS54228DRCR | SON          | DRC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS54228DRCT | SON          | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |

### DDA (R-PDSO-G8)

### PowerPAD ™ PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. This package complies to JEDEC MS-012 variation BA

PowerPAD is a trademark of Texas Instruments.



### DDA (R-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206322-6/L 05/12

NOTE: A. All linear dimensions are in millimeters



### DDA (R-PDSO-G8)

### PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.





- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. Small Outline No-Lead (SON) package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance, if present.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions, if present



### DRC (S-PVSON-N10)

#### PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

### DRC (S-PVSON-N10)

### PLASTIC SMALL OUTLINE NO-LEAD



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - Publication IPC-7351 is recommended for alternate designs.
  - This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



### D (R-PDSO-G8)

#### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

### **Texas Instruments:**

TPS54228D TPS54228DR TPS54228DDA TPS54228DDAR TPS54228DRCR TPS54228DRCT